A design methodology for SAR ADC optimal redundancy bit

被引:0
作者
Okazaki, Toru [1 ]
Kanemoto, Daisuke [2 ]
Pokharel, Ramesh [1 ]
Yoshida, Keiji [1 ]
Kanaya, Haruichi [1 ]
机构
[1] Kyushu Univ, Grad Sch Informat Sci & Elect Engn, Nishi Ku, Fukuoka 8190395, Japan
[2] Univ Yamanashi, Grad Sch Med & Engn, Kofu, Yamanashi 4008510, Japan
关键词
SAR ADC; non-binary algorithm; redundancy; optimization;
D O I
10.1587/elex.11.20140218
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a design method of SAR ADC (Successive Approximation Register Analog-to-Digital Converter ADC) utilizing redundancy bits. In general, binary search algorithm is used as a conventional SAR ADC operation algorithm. It's possible to realize a high-speed SAR ADC by using non-binary search algorithm which is realized by adding redundancy bits. However, the A/D conversion time varies depending on the number of redundancy bits. Therefore, in order that the conversion time is the shortest, it's necessary that an appropriate amount of redundancy be added. We show a methodology of finding the appropriate number of redundancy bits.
引用
收藏
页数:6
相关论文
共 4 条
[1]   A 550-μW 10-b 40-MS/s SAR ADC With Multistep Addition-Only Digital Error Correction [J].
Cho, Sang-Hyun ;
Lee, Chang-Kyo ;
Kwon, Jong-Kee ;
Ryu, Seung-Tak .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (08) :1881-1892
[2]   SAR ADC Algorithm with Redundancy and Digital Error Correction [J].
Ogawa, Tomohiko ;
Kobayashi, Haruo ;
Takahashi, Yosuke ;
Takai, Nobukazu ;
Hotta, Masao ;
San, Hao ;
Matsuura, Tatsuji ;
Abe, Akira ;
Yagi, Katsuyoshi ;
Mori, Toshihiko .
IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (02) :415-423
[3]  
Okazaki T, 2013, ASIA PACIF MICROWAVE, P506, DOI 10.1109/APMC.2013.6694846
[4]  
Ying-Zu Lin, 2009, 2009 IEEE International Solid-State Circuits Conference (ISSCC 2009), P80, DOI 10.1109/ISSCC.2009.4977317