Novel 8-bit reversible full adder/subtractor using a QCA reversible gate

被引:25
|
作者
Kianpour, Moein [1 ]
Sabbaghi-Nadooshan, Reza [2 ]
机构
[1] Islamic Azad Univ, Cent Tehran Branch, Young Researchers & Elite Club, Tehran, Iran
[2] Islamic Azad Univ, Cent Tehran Branch, Dept Elect Engn, Niayesh Bldg,Emam Hasan Blvd, Tehran, Iran
关键词
Adder/subtractor; Defect; Fault tolerant; Majority gate; Quantum-dot cellular automata (QCA); Reversible gate; DOT CELLULAR-AUTOMATA; QUANTUM; DESIGN; IMPLEMENTATION;
D O I
10.1007/s10825-017-0963-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Conventional digital circuits consume a considerable amount of energy. If bits of information remain during logical operations, power consumption decreases considerably because the data bits in reversible computations are not lost. The types of reversible gate used in quantum computations are quantum-dot cellular automata (QCA), nuclear magnetic resonance, and optical computations. QCA systems offer low power consumption, high density, section regularity and support new devices designed for nanotechnology. A QCA-based reversible gate has minimal delay, complexity and considering the potential quality of a QCA pipeline, computes at maximum speed. The present study designed a novel reversible gate that is universal and testable. A reversible logic gate is also designed based on the majority gate in the QCA and as a QCA reversible (QR) gate. A new 8-bit reversible full adder/subtractor based on the QR gate in QCA with a minimum number of cells and area combines both designs for implementation of a reversible full adder/subtractor in QCA. The performance of these gates was compared with testable Fredkin and Toffoli gates and improved performance of logic functions in terms of complexity and delay over those of the Fredkin and Toffoli gates.
引用
收藏
页码:459 / 472
页数:14
相关论文
共 50 条
  • [21] A novel design of 8-bit adder/subtractor by quantum-dot cellular automata
    Kianpour, Moein
    Sabbaghi-Nadooshan, Reza
    Navi, Keivan
    JOURNAL OF COMPUTER AND SYSTEM SCIENCES, 2014, 80 (07) : 1404 - 1414
  • [22] Optimized parity preserving quantum reversible full adder/subtractor
    Haghparast, Majid
    Bolhassani, Ali
    INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2016, 14 (03)
  • [23] Optimized Reversible BCD Adder Using Novel Reversible Z Gate
    Liu, Jian Hui
    2011 SECOND ETP/IITA CONFERENCE ON TELECOMMUNICATION AND INFORMATION (TEIN 2011), VOL 1, 2011, : 66 - 69
  • [24] Efficient Design of Full Adder and Subtractor using 5-input Majority gate in QCA
    Jaiswal, Ramanand
    Sasamal, Trailokya Nath
    2017 TENTH INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING (IC3), 2017, : 301 - 306
  • [25] A novel reversible ternary coded decimal adder/subtractor
    Mohammad-Ali Asadi
    Mohammad Mosleh
    Majid Haghparast
    Journal of Ambient Intelligence and Humanized Computing, 2021, 12 : 7745 - 7763
  • [26] Modular Design of Ultra-Efficient Reversible Full Adder-Subtractor in QCA with Power Dissipation Analysis
    Firdous Ahmad
    Suhaib Ahmed
    Vipan Kakkar
    G. Mohiuddin Bhat
    Ali Newaz Bahar
    Shahjahan Wani
    International Journal of Theoretical Physics, 2018, 57 : 2863 - 2880
  • [27] A novel reversible ternary coded decimal adder/subtractor
    Asadi, Mohammad-Ali
    Mosleh, Mohammad
    Haghparast, Majid
    JOURNAL OF AMBIENT INTELLIGENCE AND HUMANIZED COMPUTING, 2021, 12 (07) : 7745 - 7763
  • [28] Modular Design of Ultra-Efficient Reversible Full Adder-Subtractor in QCA with Power Dissipation Analysis
    Ahmad, Firdous
    Ahmed, Suhaib
    Kakkar, Vipan
    Bhat, G. Mohiuddin
    Bahar, Ali Newaz
    Wani, Shahjahan
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2018, 57 (09) : 2863 - 2880
  • [29] Design of Reversible Full subtractor using new Reversible EVNL gate for Low Power Applications
    Lakshmi, E. V. Naga
    Reddy, N. Siva Sankara
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 3, 2015, : 810 - 814
  • [30] Design of Ultra-Efficient Reversible Gate Based 1-bit Full Adder in QCA with Power Dissipation Analysis
    Bhat, Soha Maqbool
    Ahmed, Suhaib
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2019, 58 (12) : 4042 - 4063