Impact of Runtime Leakage Reduction Techniques on Delay and Power Sensitivity under Effective Channel Length Variations

被引:0
作者
Roy, Sudip [1 ]
Pal, Ajit [1 ]
机构
[1] Ind Inst Technol Kharagpur, Dept Comp Sci & Engn, Kharagpur, W Bengal, India
来源
2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4 | 2008年
关键词
Dual Threshold Assignment; Optimal Threshold Voltage; Process Parameter Variations; Runtime Leakage Reduction; Sensitivity; Transistor Sizing; ASSIGNMENT;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the fabrication process technology has moved from submicron to deep submicron region, it has become essential to minimize the leakage power and the variability Of the design parameters such as delay and leakage. Although dual-V, approach has been proposed for runtime leakage power reduction significantly without compromise in performance, it suffers from the limitation of complex fabrication process and higher sensitivity to process parameter variations with consequent effect on parametric yield. In this paper we have proposed a novel approach, which combines judicious use of sizing and an optimal single-V, to achieve leak-age power reduction comparable to that Of dual-V, but less sensitive to process parameter variations, which has been established by extensive Monte-Carlo simulation experiments.
引用
收藏
页码:57 / 62
页数:6
相关论文
共 12 条