Single-Slope Look-Ahead Ramp ADC for CMOS Image Sensors

被引:23
作者
Elmezayen, Mohamed R. [1 ]
Wu, Bingxing [2 ]
Ay, Suat Utku [1 ]
机构
[1] Univ Idaho, Elect & Comp Engn Dept, Moscow, ID 83844 USA
[2] Thermo Sci FEI Corp, Shanghai 201206, Peoples R China
关键词
CMOS technology; Generators; Latches; CMOS image sensors; Analog-digital conversion; Signal resolution; Acceleration; Integrating ADC; ramp ADC; single-slope ADC; single-slope look-ahead ramp ADC; CMOS APS imager; column-parallel architecture; VOLTAGE;
D O I
10.1109/TCSI.2020.3007882
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Integrating type analog-to-digital converters (ADC) used in column-parallel CMOS image sensors trade conversion speed with size, power, and complexity to achieve optimal performance. A new integrating ADC architecture called single-slope look-ahead ramp (SSLAR) ADC is introduced in this paper. It utilizes a statistical approach and code-prediction methods to improve the conversion speed of standard single-slope ramp (SSR) ADC. It is shown that SSLAR ADC reduces power consumption while achieving an increased frame rate. This is achieved by the SSLAR algorithm that was optimized for column-parallel CMOS active pixel sensor (APS) imager architecture. A 10-bit SSLAR ADC was designed in a 0.5 mu m CMOS (2P3M) process and integrated with a column-parallel CMOS image sensor that has 200x150 array with 15 mu m pixels. Measurements showed that a 6x frame rate increase can be achieved while reducing power consumption 13% with minimal impact on image quality.
引用
收藏
页码:4484 / 4493
页数:10
相关论文
共 37 条
[1]  
Arai T, 2016, ISSCC DIG TECH PAP I, V59, P126, DOI 10.1109/ISSCC.2016.7417939
[2]   Statistical evaluation of image quality measures [J].
Avcibas, I ;
Sankur, B ;
Sayood, K .
JOURNAL OF ELECTRONIC IMAGING, 2002, 11 (02) :206-223
[3]   An On-chip Ramp Generator for Single-Slope Look Ahead Ramp (SSLAR) ADC [J].
Balagopal, Sakkarapani ;
Ay, Suat U. .
2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, :373-376
[4]  
Bergey J., 2013, PROC INT IMAGE SENSO, P1
[5]  
Chae Y., 2010, IEEE ISSCC, P394
[6]   Low Voltage, Low Power, Inverter-Based Switched-Capacitor Delta-Sigma Modulator [J].
Chae, Youngcheol ;
Han, Gunhee .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (02) :458-472
[7]  
CHEN K, 1990, 1990 IEEE INTERNATIONAL SYMP ON CIRCUITS AND SYSTEMS, VOLS 1-4, P1705, DOI 10.1109/ISCAS.1990.111947
[8]  
Cheng Q, 2013, PROCEEDINGS OF THE 2013 INTERNATIONAL CONFERENCE ON MATERIAL SCIENCE AND ENVIRONMENTAL ENGINEERING (MSEE 2013), P1
[9]   A 256x256 CMOS imaging array with wide dynamic range pixels and column-parallel digital output [J].
Decker, S ;
McGrath, RD ;
Brehmer, K ;
Sodini, CG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (12) :2081-2091
[10]  
Dickinson A., 1995, P IEEE WORKSH CHARG, P32