A Distributed Hardware Monitoring System for Runtime Verification on Multi-Tile MPSoCs

被引:2
作者
Mettler, Marcel [1 ]
Mueller-Gritschneder, Daniel [1 ]
Schlichtmann, Ulf [1 ]
机构
[1] Tech Univ Munich, Chair EDA, Arcisstr 21, D-80333 Munich, Germany
关键词
Runtime verification; tracing; networks-on-chip; MPSoCs; LTL; ARCHITECTURE;
D O I
10.1145/3430699
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Exhaustive verification techniques do not scale with the complexity of today's multi-tile Multi-processor Systems-on-chip (MPSoCs). Hence, runtime verification (RV) has emerged as a complementary method, which verifies the correct behavior of applications executed on the MPSoC during runtime. In this article, we propose a decentralized monitoring architecture for large-scale multi-tile MPSoCs. In order to minimize performance and power overhead for RV, we propose a lightweight and non-intrusive hard-ware solution. It features a new specialized tracing interconnect that distributes and sorts detected events according to their timestamps. Each tile monitor has a consistent view on a globally sorted trace of events on which the behavior of the target application can be verified using logical and timing requirements. Furthermore, we propose an integer linear programming-based algorithm for the assignment of requirements to monitors to exploit the local resources best. The monitoring architecture is demonstrated for a four-tiled MPSoC with 20 cores implemented on a Virtex-7 field-programmable gate array (PGA).
引用
收藏
页数:25
相关论文
共 33 条
[31]   Hardware Runtime Verification of a RTOS Kernel: Evaluation Using Fault Injection [J].
Solet, Dimitry ;
Bechennec, Jean-Luc ;
Briday, Mikael ;
Faucou, Sebastien ;
Pillement, Sebastien .
2018 14TH EUROPEAN DEPENDABLE COMPUTING CONFERENCE (EDCC 2018), 2018, :25-32
[32]  
Velguenkar N., 2018, THESIS
[33]  
Wagner P., 2016, CORR