A high performance 16 Mb DRAM using giga-bit technologies

被引:0
作者
Jeong, GT
Lee, KC
Ha, DW
Lee, KH
Kim, KH
Kim, IG
Kim, DH
Kim, K
机构
[1] Samsung Electronics Co, Kyungki-Do, Korea, Republic of
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An experimental high performance 16 Mb Dynamic Random Access Memory (DRAM) having a 0.18 mu m design rule for gigabit DRAM's was developed, Junction leakage current and junction capacitance were reduced by shallow trench isolation (STI), A fast access time even at low operation voltage (1.5 V) was achieved by TiSi2 gate and new circuit techniques, Large sensing margin and stable operation were achieved by using a new dielectric material (Ta2O5,) in the cell capacitor, Insufficient depth of focus margin for back-end of line process was overcome by triple metallization scheme with one W and two Al metals, With these new technologies, high speed of 28 ns row address access time (T-rac) at 1.5 V and small chip size of 5.3 x 5.4 mm(2) were achieved.
引用
收藏
页码:2064 / 2069
页数:6
相关论文
共 50 条
  • [41] Performance Analysis of 16 bit Adders in high speed computing applications
    Kumar, Dinesh J. R.
    Babu, Ganesh C.
    Karthi, S. P.
    PROCEEDINGS OF THE 2019 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING & COMMUNICATION ENGINEERING (ICACCE-2019), 2019,
  • [42] Analysis of boron penetration and gate depletion using dual-gate PMOSFETs for high performance G-bit DRAM design
    Takaura, N
    Nagai, R
    Asakura, H
    Yamada, S
    Kimura, S
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (05) : 1138 - 1145
  • [43] An experimental 1Mb 0.11um 4.5F2 1.8volt multilevel vertical split gate source side injection test vehicle for giga-bit density NOR flash memory
    Van Tran, Hieu
    Ly, Anh
    Sarin, Vishal
    Nguyen, Sang T.
    Nguyen, Hung Q.
    Hoang, Loc
    Kim, Hyun Bai
    Nojima, Isao
    Lee, Dana
    Chen, Bomy
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 125 - 128
  • [44] A HIGH-PERFORMANCE CMOS PROCESS FOR SUBMICRON-16 MB EPROM
    BERGEMONT, A
    DELEONIBUS, S
    GUEGAN, G
    GUILLAUMOT, B
    LAURENS, M
    MARTIN, F
    1989 INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 1989, : 591 - 594
  • [45] Enhancing the performance of 16-bit code using augmenting instructions
    Krishnaswamy, A
    Gupta, R
    ACM SIGPLAN NOTICES, 2003, 38 (07) : 254 - 264
  • [46] Performance Analysis of Low Power and High Speed 16-Bit CRC Generator Using GDI Technique
    Nehru, K.
    Babu, M. Ramesh
    Sravana, J.
    Reddy, Shashikanth
    2016 3RD INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2016,
  • [47] A 3.3V 16Mb non-volatile virtual DRAM using a NAND flash memory technology
    Jung, TS
    Choi, DC
    Cho, SH
    Kim, MJ
    Lee, SK
    Choi, BS
    Yum, JS
    Kim, SH
    Lee, DG
    Son, JC
    Yong, MS
    Oh, HK
    Jun, SB
    Lee, WM
    Haq, E
    Suh, KD
    Ali, S
    Lim, HK
    1997 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - DIGEST OF TECHNICAL PAPERS, 1997, 40 : 398 - 399
  • [48] A 55-NS 16-MB DRAM WITH BUILT-IN SELF-TEST FUNCTION USING MICROPROGRAM ROM
    TAKESHIMA, T
    TAKADA, M
    KOIKE, H
    WATANABE, H
    KOSHIMARU, S
    MITAKE, K
    KIKUCHI, W
    TANIGAWA, T
    MUROTANI, T
    NODA, K
    TASAKA, K
    YAMANAKA, K
    KOYAMA, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (04) : 903 - 911
  • [49] Design of High Performance 8 bit Binary Multiplier using Vedic Multiplication Algorithm with 16 nm technology
    Dey, Koyel
    Chattopadhyay, Sudipta
    2017 1ST INTERNATIONAL CONFERENCE ON ELECTRONICS, MATERIALS ENGINEERING & NANO-TECHNOLOGY (IEMENTECH), 2017,
  • [50] Novel cell architecture tot high performance & 512-Mb DRAM with 0.12-μm design rule
    Lee, J
    Cho, C
    Lee, J
    Kim, M
    Lee, J
    Shin, S
    Kwak, D
    Koh, K
    Jeong, G
    Jeong, H
    Chung, T
    Kim, K
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 41 (04) : 487 - 492