A high performance 16 Mb DRAM using giga-bit technologies

被引:0
作者
Jeong, GT
Lee, KC
Ha, DW
Lee, KH
Kim, KH
Kim, IG
Kim, DH
Kim, K
机构
[1] Samsung Electronics Co, Kyungki-Do, Korea, Republic of
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An experimental high performance 16 Mb Dynamic Random Access Memory (DRAM) having a 0.18 mu m design rule for gigabit DRAM's was developed, Junction leakage current and junction capacitance were reduced by shallow trench isolation (STI), A fast access time even at low operation voltage (1.5 V) was achieved by TiSi2 gate and new circuit techniques, Large sensing margin and stable operation were achieved by using a new dielectric material (Ta2O5,) in the cell capacitor, Insufficient depth of focus margin for back-end of line process was overcome by triple metallization scheme with one W and two Al metals, With these new technologies, high speed of 28 ns row address access time (T-rac) at 1.5 V and small chip size of 5.3 x 5.4 mm(2) were achieved.
引用
收藏
页码:2064 / 2069
页数:6
相关论文
共 50 条
  • [31] A highly manufacturable and high performance 16M DRAM using SOI
    Kim, K
    Kim, HS
    Park, JW
    PROCEEDINGS OF THE SEVENTH INTERNATIONAL SYMPOSIUM ON SILICON-ON-INSULATOR TECHNOLOGY AND DEVICES, 1996, 96 (03): : 382 - 387
  • [32] 16-MB DRAM TRENCH DEPTH CHARACTERIZATION USING DOME SCATTEROMETRY
    HATAB, ZR
    PRINS, SL
    NAQVI, SSH
    MCNEIL, JR
    APPLIED SURFACE SCIENCE, 1995, 86 (1-4) : 597 - 599
  • [33] Profiling of collimated swift ion microbeam using 16 M bit DRAM
    Mori, H
    Hirao, T
    Onoda, S
    Itoh, H
    Okada, S
    Okamoto, T
    Koizumi, Y
    RADIATION PHYSICS AND CHEMISTRY, 2001, 60 (4-5) : 273 - 276
  • [34] Improved performance of multi-giga bit NAND flash using (100) channel orientation
    Cho, Hye Jin
    Choi, Byung Young
    Kang, Hee Soo
    Sung, Suk-Kang
    Kim, Tae Hun
    Cho, Byung Kyu
    Choi, Donguk
    Fayrushin, Albert
    Lim, Jong Ho
    Lee, Ji-Hwon
    Kim, Andrew T.
    Kim, Hong-Shik
    Jung, In Sun
    Roh, Yonghan
    Lee, Choong-Ho
    Park, Kyucharn
    Park, Donggun
    IEEE NMDC 2006: IEEE NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE 2006, PROCEEDINGS, 2006, : 210 - +
  • [35] High Performance 16-Bit MCML Multiplier
    Delican, Yavuz
    Morgul, Avni
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 157 - +
  • [36] Fully integrated embedded DRAM technologies with high performance logic and commodity DRAM cells for system-on-a-chip
    Koike, H.
    Takato, H.
    Hiyama, K.
    Yoshida, S.
    Harakawa, H.
    Kokubun, K.
    Shimabukuro, T.
    Kato, S.
    Tamaoki, M.
    Okano, H.
    Sato, H.
    Morimasa, Y.
    Yamamoto, T.
    Tanaka, M.
    Kumagai, J.
    et. al.
    International Symposium on VLSI Technology, Systems, and Applications, Proceedings, 1999, : 243 - 246
  • [37] A 16-BIT MICROCONTROLLER FOR HIGH-PERFORMANCE APPLICATIONS
    GOMES, M
    ELECTRONIC ENGINEERING, 1985, 57 (705): : 37 - 39
  • [38] HDL Implementation of High Performance 16 Bit Processor on FPGA
    Gupta, Ashutosh
    Kumar, Pradeep
    Saxena, Nikita
    2017 RECENT DEVELOPMENTS IN CONTROL, AUTOMATION AND POWER ENGINEERING (RDCAPE), 2017, : 111 - 113
  • [39] 16-BIT MICROCONTROLLER FOR HIGH PERFORMANCE APPLICATIONS.
    Gomes, Mike
    Electronic Engineering (London), 1985, 57 (705): : 37 - 39
  • [40] Design of High Performance 16 bit Multiplier using Vedic Multiplication Algorithm with McCMOS Technique
    Gupta, Radheshyam
    Dhar, Rajdeep
    Baishnab, K. L.
    Mehedi, Jishan
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,