Block-Level Thermal Model for Floorplan Stage in VLSI Design Flow

被引:0
|
作者
Lin, Shun-Hua [1 ]
Yan, Jin-Tai [2 ]
Chiueh, Herming [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Commun Engn, Hsinchu, Taiwan
[2] Chung Hua Univ, Dept Comp Sci & Informat Engn, Hsinchu, Taiwan
来源
14TH INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATION OF ICS AND SYSTEMS | 2008年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Thermal issues have become a determinant factor to result in very large scale integrated (VGSI) circuits work or malfunction. For this reason, the paper proposed an efficient block-level thermal model for temperature calculation in the floorplan stage among the integrated circuit (IC) design flow. Furthermore, the model accurately profiles the temperature difference between all thermal blocks and overcomes the very long computational time issue existing in traditional tile-based thermal model. We not only prove the timing complexity by theory but also use five floorplan benchmarks to test our model. Observing the experimental results, the temperature calculation times for all benchmarks are really direct ratio of total amount of blocks. Hence our block-level thermal model really can reduce the temperature calculating time and provide useful temperature differences for rearranging the floorplan.
引用
收藏
页码:58 / +
页数:2
相关论文
共 50 条
  • [1] Block-Level Goal Recognition Design
    Au, Tsz-Chiu
    THIRTY-EIGHTH AAAI CONFERENCE ON ARTIFICIAL INTELLIGENCE, VOL 38 NO 18, 2024, : 20020 - 20027
  • [2] A Block-Level RNN Model for Resume Block Classification
    Xu, Qiqiang
    Zhang, Ji
    Zhu, Youwen
    Li, Bohan
    Guan, Donghai
    Wang, Xin
    2020 IEEE INTERNATIONAL CONFERENCE ON BIG DATA (BIG DATA), 2020, : 5855 - 5857
  • [3] Design and Analysis of Block-Level Snapshots for Data Protection and Recovery
    Xiao, Weijun
    Yang, Qing
    Ren, Jin
    Xie, Changsheng
    Li, Huaiyang
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (12) : 1615 - 1625
  • [4] Intelligent Block-Level Interference Exploitation Beamforming Design: An ADMM Approach
    Wang, Yiran
    Wen, Yunsi
    Li, Ang
    Hu, Xiaoyan
    Masouros, Christos
    2024 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE, WCNC 2024, 2024,
  • [5] Constant Modulus Waveform Design with Block-Level Interference Exploitation for DFRC Systems
    Lee, Byunghyun
    Das, Anindya Bijoy
    Love, David J.
    Brinton, Christopher G.
    Krogmeier, James V.
    ICC 2024 - IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, 2024, : 324 - 329
  • [6] New approach to block-level 3D IC layout design
    Grzesiak-Kopec, Katarzyna
    Ogorzalek, Maciej
    2014 IEEE 5TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2014,
  • [7] Block-Level Fault Model-Free Debug and Diagnosis in Digital Systems
    Ubar, Raimund
    Kostin, Sergei
    Raik, Jaan
    PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 229 - 232
  • [8] Block-level 3D IC Design with Through-Silicon-Via Planning
    Kim, Dae Hyun
    Topaloglu, Rasit Onur
    Lim, Sung Kyu
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 335 - 340
  • [9] Low-power high-speed level shifter design for block-level dynamic voltage scaling environment
    Tran, CQ
    Kawaguchi, H
    Sakurai, T
    2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, : 229 - 232
  • [10] A Partition Level Floorplan Method Based on Data Flow Analysis for Physical Design of Digital IC
    Zhang, Yinan
    Peng, Xiaohong
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2017, : 74 - 77