A low specific on-resistance SOI LDMOS with a novel junction field plate

被引:5
|
作者
Luo Yin-Chun [1 ]
Luo Xiao-Rong [1 ,2 ]
Hu Gang-Yi [2 ]
Fan Yuan-Hang [1 ]
Li Peng-Cheng [1 ]
Wei Jie [1 ]
Tan Qiao [1 ]
Zhang Bo [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Peoples R China
[2] Sci & Technol Analog Integrated Circuit Lab, Chongqing 400060, Peoples R China
基金
中国国家自然科学基金;
关键词
LDMOS; RESURF; field plate; breakdown voltage; specific on-resistance; VOLTAGE;
D O I
10.1088/1674-1056/23/7/077306
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
A low specific on-resistance SOI LDMOS with a novel junction field plate (JFP) is proposed and investigated theoretically. The most significant feature of the JFP LDMOS is a PP-N junction field plate instead of a metal field plate. The unique structure not only yields charge compensation between the JFP and the drift region, but also modulates the surface electric field. In addition, a trench gate extends to the buried oxide layer (BOX) and thus widens the vertical conduction area. As a result, the breakdown voltage (BV) is improved and the specific on-resistance (R-on,R-sp) is decreased significantly. It is demonstrated that the BV of 306 V and the R-on,R-sp of 7.43 m Omega.cm(2) are obtained for the JFP LDMOS. Compared with those of the conventional LDMOS with the same dimensional parameters, the BV is improved by 34.8%, and the R-on,R-sp is decreased by 56.6% simultaneously. The proposed JFP LDMOS exhibits significant superiority in terms of the trade-off between BV and R-on,R-sp. The novel JFP technique offers an alternative technique to achieve high blocking voltage and large current capacity for power devices.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] A novel multiple super junction power device structure with low specific on-resistance
    Zhu Hui
    Li Haiou
    Li Qi
    Huang Yuanhao
    Xu Xiaoning
    Zhao Hailiang
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (10)
  • [42] A RESURF-Enhanced p-Channel Trench SOI LDMOS With Ultralow Specific ON-Resistance
    Zhou, Kun
    Luo, Xiaorong
    Xu, Qing
    Li, Zhaoji
    Zhang, Bo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (07) : 2466 - 2472
  • [43] Reducing specific on-resistance for a trench SOI LDMOS with L-shaped P/N pillars
    Guo, Jingwei
    Hu, Shengdong
    Wang, Jian'an
    Guo, Gang
    Liu, Chang
    Yang, Han
    Ran, Shenglong
    RESULTS IN PHYSICS, 2020, 18
  • [44] A novel trench SOI LDMOS with a dual floating vertical field plate
    Cheng, Kun
    Hu, Shengdong
    Lei, Jianmei
    Yuan, Qi
    Jiang, Yuyu
    Huang, Ye
    Yang, Dong
    Lin, Zhi
    Zhou, Xichuan
    Tang, Fang
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 109 : 134 - 144
  • [45] A low on-resistance buried current path SOI p-channel LDMOS compatible with n-channel LDMOS
    周坤
    罗小蓉
    范远航
    罗尹春
    胡夏融
    张波
    Chinese Physics B, 2013, 22 (06) : 546 - 552
  • [46] A low on-resistance buried current path SOI p-channel LDMOS compatible with n-channel LDMOS
    Zhou Kun
    Luo Xiao-Rong
    Fan Yuan-Hang
    Luo Yin-Chun
    Hu Xia-Rong
    Zhang Bo
    CHINESE PHYSICS B, 2013, 22 (06)
  • [47] An improved SOI LDMOS with buried field plate
    Wang, Ying
    Bao, Meng-tian
    Wang, Yi-Fan
    Yu, Cheng-hao
    Cao, Fei
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 111 : 340 - 349
  • [48] Trench SOI LDMOS with vertical field plate
    Wu, Lijuan
    Zhang, Wentong
    Shi, Qin
    Cai, Pengfei
    He, Hangcheng
    ELECTRONICS LETTERS, 2014, 50 (25) : 1982 - 1983
  • [49] A super-junction SOI-LDMOS with low resistance electron channel
    Chen, Wei-Zhong
    Huang, Yuan-Xi
    Huang, Yao
    Huang, Yi
    Han, Zheng-Sheng
    CHINESE PHYSICS B, 2021, 30 (05)
  • [50] A super-junction SOI-LDMOS with low resistance electron channel
    陈伟中
    黄元熙
    黄垚
    黄义
    韩郑生
    ChinesePhysicsB, 2021, 30 (05) : 608 - 613