A Low-Power Radiation-Hardened Flip-Flop with Stacked Transistors in a 65 nm FDSOI Process

被引:10
|
作者
Maruoka, Haruki [1 ]
Hifumi, Masashi [1 ]
Furuta, Jun [1 ]
Kobayashi, Kazutoshi [1 ]
机构
[1] Kyoto Inst Technol, Grad Sch Sci & Technol, Kyoto 6068585, Japan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2018年 / E101C卷 / 04期
关键词
single event effect; soft error; a particle; neutron; heavy ion; FDSOI; flip-flop; low-power consumption; DESIGN;
D O I
10.1587/transele.E101.C.273
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a radiation-hardened Flip-Flop (FF) with stacked transistors based on the Adaptive Coupling Flip-Flop (ACFF) with low power consumption in a 65 nm FDSOI process. The slave latch in ACFF is much weaker against soft errors than the master latch. We design several FFs with stacked transistors in the master or slave latches to mitigate soft errors. We investigate radiation hardness of the proposed FFs by a particle and neutron irradiation tests. The proposed FFs have higher radiation hardness than a conventional DFF and ACFF. Neutron irradiation and a particle tests revealed no error in the proposed AC Slave-Stacked FF (AC SS FF) which has stacked transistors only in the slave latch. We also investigate radiation hardness of the proposed FFs by heavy ion irradiation. The proposed FFs maintain higher radiation hardness up to 40 MeV-cm(2)/mg than the conventional DFF. Stacked inverters become more sensitive to soft errors by increasing tilt angles. AC SS FF achieves higher radiation hardness than ACFF with the performance equivalent to that of ACFF.
引用
收藏
页码:273 / 280
页数:8
相关论文
共 50 条
  • [1] A Non-Redundant Low-Power Flip Flop with Stacked Transistors in a 65 nm Thin BOX FDSOI Process
    Maruoka, Haruki
    Hifumi, Masashi
    Furuta, Jun
    Kobayashi, Kazutoshi
    2016 16TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2016,
  • [2] A Radiation-Hardened Non-Redundant Flip-Flop, Stacked Leveling Critical Charge Flip-Flop in a 65 nm Thin BOX FD-SOI Process
    Furuta, Jun
    Yamaguchi, Junki
    Kobayashi, Kazutoshi
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (04) : 2080 - 2086
  • [3] A Radiation-Hardened Non-redundant Flip-Flop, Stacked Leveling Critical Charge Flip-Flop in a 65 nm Thin BOX FD-SOI Process
    Yamaguchi, Junki
    Furuta, Jun
    Kobayashi, Kazutoshi
    2015 15TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2015,
  • [4] A dual redundancy radiation-hardened flip-flop based on a C-element in a 65 nm process
    Chen Gang
    Gao Bo
    Gong Min
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (09)
  • [5] A Dual Redundancy Radiation-Hardened Flip-Flop Based on C-element in 65nm Process
    Jaya, Gibran Limi
    Chen, Shoushun
    Liter, Siek
    2016 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2016,
  • [6] A 65 nm Low-Power Adaptive-Coupling Redundant Flip-Flop
    Masuda, Masaki
    Kubota, Kanto
    Yamamoto, Ryosuke
    Furuta, Jun
    Kobayashi, Kazutoshi
    Onodera, Hidetoshi
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (04) : 2750 - 2755
  • [7] A 65 nm Temporally Hardened Flip-Flop Circuit
    Li, Y. -Q.
    Wang, H. -B.
    Liu, Rui
    Chen, Li
    Nofal, Issam
    Chen, Q. -Y.
    He, A. -L.
    Guo, Gang
    Baeg, Sang H.
    Wen, Shi-Jie
    Wong, Richard
    Wu, Qiong
    Chen, Mo
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (06) : 2934 - 2940
  • [8] A dual redundancy radiation-hardened flip–flop based on a C-element in a 65 nm process
    陈刚
    高博
    龚敏
    Journal of Semiconductors, 2013, (09) : 164 - 167
  • [9] A dual redundancy radiation-hardened flip–flop based on a C-element in a 65 nm process
    陈刚
    高博
    龚敏
    Journal of Semiconductors, 2013, 34 (09) : 164 - 167
  • [10] Radiation-hardened flip-flop for single event upset tolerance
    Qi, Chunhua
    Ma, Guoliang
    Zhang, Yanqing
    Wang, Tianqi
    Rui, Erming
    Jiao, Qiang
    Liu, Chaoming
    Huo, Mingxue
    Zhai, Guofu
    MICROELECTRONICS INTERNATIONAL, 2023, 40 (02) : 89 - 95