A bang-bang PLL employing dynamic gain control for low jitter and fast lock times

被引:5
作者
Chan, Michael J. [1 ]
Postula, Adam
Ding, Yong
Jozwiak, Lech
机构
[1] Univ Queensland, Sch Informat Technol & Elect Engn, St Lucia, Qld 4067, Australia
[2] Eindhoven Univ, Eindhoven, Netherlands
关键词
bang-bang PLL; binary PLL; gain control; capture range; jitter;
D O I
10.1007/s10470-006-7581-3
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Bang-bang phase detector based PLLs are simple to design, suffer no systematic phase error, and can run at the highest speed a process can make a working flip-flop. For these reasons designers are employing them in the design of very high speed Clock Data Recovery (CDR) architectures. The major drawback of this class of PLL is the inherent jitter due to quantized phase and frequency corrections. Reducing loop gain can proportionally improve jitter performance, but also reduces locking time and pull-in range. This paper presents a novel PLL design that dynamically scales its gain in order to achieve fast lock times while improving fitter performance in lock. Under certain circumstances the design also demonstrates improved capture range. This paper also analyses the behaviour of a bang-bang type PLL when far from lock, and demonstrates that the pull-in range is proportional to the square root of the PLL loop gain.
引用
收藏
页码:131 / 140
页数:10
相关论文
共 9 条
[1]  
[Anonymous], 2003, PHASE LOCKING HIGH P
[2]   A design-oriented study of the nonlinear dynamics of digital bang-bang PLLs [J].
Da Dalt, N .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (01) :21-31
[3]   Analysis and modeling of bang-bang clock and data recovery circuits [J].
Lee, J ;
Kundert, KS ;
Razavi, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (09) :1571-1580
[4]   FREQUENCY DETECTORS FOR PLL ACQUISITION IN TIMING AND CARRIER RECOVERY [J].
MESSERSCHMITT, DG .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1979, 27 (09) :1288-1295
[5]   A 10-Gb/s data-pattern independent clock and data recovery circuit with a two-mode phase comparator [J].
Nosaka, H ;
Ishii, K ;
Enoki, T ;
Shibata, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) :192-197
[6]   Analysis of a half-rate bang-bang phase-locked-loop [J].
Ramezani, M ;
Andre, C ;
Salama, T .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (07) :505-509
[7]  
RAMEZANI M, 2002, CIRC SYST 2002 MWSCA
[8]  
RAMEZANI M, 2003, P 2003 INT S CIRC SY
[9]  
RAMEZANI M, 2001, CIRC SYST 2001 ISCAS