A 40-nm CMOS 12b 120-MS/s Nonbinary SAR-Assisted SAR ADC With Double Clock-Rate Coarse Decision

被引:20
作者
Roh, Yi-Ju [1 ]
Chang, Dong-Jin [1 ]
Ryu, Seung-Tak [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Sch Elect Engn, Daejeon 305701, South Korea
关键词
SAR-assisted SAR ADC; subranging SAR ADC; nonbinary SAR ADC; metastable error correction method; BACKGROUND OFFSET; NM CMOS; CALIBRATION; ENOB;
D O I
10.1109/TCSII.2020.2981971
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A SAR-assisted SAR ADC that uses a double clock-rate coarse decision technique is presented. The coarse ADC operates with a higher rate clock to reduce the MSBs decision time. The mismatch problem between coarse and fine ADCs is solved by using redundancy and background offset calibration. A simple metastability reduction technique for non-binary SAR ADC that does not require a lookup table is also proposed. The ADC core occupies a 0.0128-mm(2) area and consumes 1.9 mW under a 1-V supply. With an 80-MHz input, the ADC achieves an SNDR of 58.1 dB and an SFDR of 72.1 dB. The peak DNL and INL are 0.96 LSB and 1.6 LSB, respectively, and the figure of merit is 24.26 fJ/conversion-step.
引用
收藏
页码:2833 / 2837
页数:5
相关论文
共 16 条
  • [1] A Two-Channel Asynchronous SAR ADC With Metastable-Then-Set Algorithm
    Cho, Sang-Hyun
    Lee, Chang-Kyo
    Lee, Sang-Gug
    Ryu, Seung-Tak
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (04) : 765 - 769
  • [2] A 12-Bit 100-MS/s Subrange SAR ADC With a Foreground Offset Tracking Calibration Scheme
    Chung, Yung-Hui
    Hsu, Ya-Mien
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (07) : 1094 - 1098
  • [3] An 11-bit 100-MS/s Subranged-SAR ADC in 65-nm CMOS
    Chung, Yung-Hui
    Yen, Chia-Wei
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) : 3434 - 3443
  • [4] A 10b/12b 40 kS/s SAR ADC With Data-Driven Noise Reduction Achieving up to 10.1b ENOB at 2.2 fJ/Conversion-Step
    Harpe, Pieter
    Cantatore, Eugenio
    van Roermund, Arthur
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (12) : 3011 - 3018
  • [5] A Decision-Error-Tolerant 45 nm CMOS 7b 1 GS/s Nonbinary 2b/Cycle SAR ADC
    Hong, Hyeok-Ki
    Kim, Wan
    Kang, Hyun-Wook
    Park, Sun-Jae
    Choi, Michael
    Park, Ho-Jin
    Ryu, Seung-Tak
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (02) : 543 - 555
  • [6] Hu YS, 2018, IEEE ASIAN SOLID STA, P253
  • [7] Hu YS, 2014, IEEE ASIAN SOLID STA, P81, DOI 10.1109/ASSCC.2014.7008865
  • [8] A 0.6 V 12 b 10 MS/s Low-Noise Asynchronous SAR-Assisted Time-Interleaved SAR (SATI- SAR) ADC
    Kim, Wan
    Hong, Hyeok-Ki
    Roh, Yi-Ju
    Kang, Hyun-Wook
    Hwang, Sun-Il
    Jo, Dong-Shin
    Chang, Dong-Jin
    Seo, Min-Jae
    Ryu, Seung-Tak
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (08) : 1826 - 1839
  • [9] A 1 GS/s 10b 18.9 mW Time-Interleaved SAR ADC With Background Timing Skew Calibration
    Lee, Sunghyuk
    Chandrakasan, Anantha P.
    Lee, Hae-Seung
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (12) : 2846 - 2856
  • [10] Miyahara M, 2008, IEEE ASIAN SOLID STA, P269, DOI 10.1109/ASSCC.2008.4708780