A New Method for Design of CNFET-Based Quaternary Circuits

被引:17
|
作者
Doostaregan, Akbar [1 ]
Abrishamifar, Adib [1 ]
机构
[1] IUST, Sch Elect Engn, Tehran, Iran
关键词
Carbon nanotube field-effect transistor (CNFET); Multi-valued logic (MVL); Quaternary logic; Inverter; Energy consumption; MULTIPLE-VALUED LOGIC; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; LOW-POWER; HIGH-PERFORMANCE; GDI;
D O I
10.1007/s00034-018-0981-7
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a new method for designing quaternary circuits in carbon nanotube field-effect transistor (CNFET) technology is proposed. Beyond many advantages of multi-valued logics (MVLs), the conversion of bits of a byte between quaternary and binary logic is easy and can be done independently. Therefore, this logic can be used effectively for wholly quaternary circuit design or beside binary logic as part of a great digital system. Thanks to particular capabilities of CNFET technology, proposed designs are implemented in this technology. These complementary symmetric gates are merely made by transistors and require only one supply voltage in addition to ground level. The proposed design for implementing standard quaternary inverter (SQI) generates three inherently binary inverters in quaternary logic as well: positive quaternary inverter (PQI), negative quaternary inverter (NQI) and symmetric quaternary inverter (SyQI). Based on the proposed design, new quaternary NAND (QNAND) and quaternary NOR (QNOR) gates are presented as well. These gates could be used as fundamental blocks for implementing complex digital circuits. QNAND and QNOR may be designed to adopt up to four inputs; however, in general applications, designs with two inputs are used. Proposed gates are simulated by means of Synopsys HSPICE tool with the standard 32nm CNFET Stanford model, and performance parameters including maximum delay time, average power and energy consumption are extracted and compared with the simulation results of the state-of-the-art designs. The results indicate priority of proposed designs such that the delay time and energy consumption are roughly equal or less than half and one-third of other presented designs, respectively. Moreover, the voltage transfer curve (VTC) of proposed gates demonstrates the proper noise margin values from 90mV up to 113mV for different gates. For evaluating stability and robustness of these gates, more simulations are carried out by considering process deviations in which the proposed designs demonstrate proper performance among all in the most simulations.
引用
收藏
页码:2588 / 2606
页数:19
相关论文
共 50 条
  • [41] Design of CNFET-based Ternary Conditional Sum Adders using Binary Carry Propagation
    Vudadha, Chetan
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [42] Effects of CNT Diameter Variability on a CNFET-Based SRAM
    Shahidipour, Hamed
    Zhong, Yue
    Ahmadi, Arash
    Maharatna, Koushik
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 967 - 970
  • [43] Comments on "High-Performance and Energy-Efficient CNFET-Based Designs for Ternary Logic Circuits"
    Etiemble, Daniel
    IEEE ACCESS, 2020, 8 : 220015 - 220016
  • [44] Design and performance analysis of a CNFET-based TCAM cell with dual-chirality selection
    Sethi, Divya
    Kaur, Manjit
    Singh, Gurmohan
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (01) : 106 - 114
  • [45] CNFET-based voltage rectifier circuit for biomedical implantable applications
    Yonggen Tu
    Libo Qian
    Yinshui Xia
    Journal of Semiconductors, 2017, 38 (02) : 93 - 99
  • [46] Optimized Design of a 32-nm CNFET-Based Low-Power Ultrawideband CCII
    Imran, Ale
    Hasan, Mohd
    Islam, Aminul
    Abbasi, Shuja Ahmad
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2012, 11 (06) : 1100 - 1109
  • [47] An Efficient Design Methodology for CNFET based Ternary Logic Circuits
    Vudadha, Chetan
    Phaneendra, Sai P.
    Srinivas, M. B.
    PROCEEDINGS OF 2016 IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2016, : 278 - 283
  • [48] Metallic-CNT and Non-uniform CNTs Tolerant Design of CNFET-based Circuits using Independent N2-Transistor Structures
    Ghavami, Behnam
    Raji, Mohsen
    Pedram, Hossein
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 242 - 247
  • [49] A high performance CNFET-based operational transconductance amplifier and its applications
    Cen, Mingcan
    Song, Shuxiang
    Cai, Chaobo
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 91 (03) : 463 - 472
  • [50] CNFET-based design of resilient MCML XOR/XNOR circuit at 16-NM technology node
    Srivastava, Pragya
    Islam, Aminul
    INDIAN JOURNAL OF ENGINEERING AND MATERIALS SCIENCES, 2015, 22 (03) : 261 - 267