A New Method for Design of CNFET-Based Quaternary Circuits

被引:17
|
作者
Doostaregan, Akbar [1 ]
Abrishamifar, Adib [1 ]
机构
[1] IUST, Sch Elect Engn, Tehran, Iran
关键词
Carbon nanotube field-effect transistor (CNFET); Multi-valued logic (MVL); Quaternary logic; Inverter; Energy consumption; MULTIPLE-VALUED LOGIC; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; LOW-POWER; HIGH-PERFORMANCE; GDI;
D O I
10.1007/s00034-018-0981-7
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a new method for designing quaternary circuits in carbon nanotube field-effect transistor (CNFET) technology is proposed. Beyond many advantages of multi-valued logics (MVLs), the conversion of bits of a byte between quaternary and binary logic is easy and can be done independently. Therefore, this logic can be used effectively for wholly quaternary circuit design or beside binary logic as part of a great digital system. Thanks to particular capabilities of CNFET technology, proposed designs are implemented in this technology. These complementary symmetric gates are merely made by transistors and require only one supply voltage in addition to ground level. The proposed design for implementing standard quaternary inverter (SQI) generates three inherently binary inverters in quaternary logic as well: positive quaternary inverter (PQI), negative quaternary inverter (NQI) and symmetric quaternary inverter (SyQI). Based on the proposed design, new quaternary NAND (QNAND) and quaternary NOR (QNOR) gates are presented as well. These gates could be used as fundamental blocks for implementing complex digital circuits. QNAND and QNOR may be designed to adopt up to four inputs; however, in general applications, designs with two inputs are used. Proposed gates are simulated by means of Synopsys HSPICE tool with the standard 32nm CNFET Stanford model, and performance parameters including maximum delay time, average power and energy consumption are extracted and compared with the simulation results of the state-of-the-art designs. The results indicate priority of proposed designs such that the delay time and energy consumption are roughly equal or less than half and one-third of other presented designs, respectively. Moreover, the voltage transfer curve (VTC) of proposed gates demonstrates the proper noise margin values from 90mV up to 113mV for different gates. For evaluating stability and robustness of these gates, more simulations are carried out by considering process deviations in which the proposed designs demonstrate proper performance among all in the most simulations.
引用
收藏
页码:2588 / 2606
页数:19
相关论文
共 50 条
  • [41] Design of Broadband CNFET LNA Based on Extracted I-V Closed-Form Equation
    Saberkari, Alireza
    Khorgami, Omid
    Bagheri, Javad
    Madec, Morgan
    Hosseini-Golgoo, Seyed Mohsen
    Alarcon-Cot, Eduard
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2018, 17 (04) : 731 - 742
  • [42] CNFET-Based 0.1-to 1.2-V DC/DC Boost Converter With Voltage Regulation for Energy Harvesting Applications
    Tyagi, Aditya
    Gopi, Chalamalla
    Baldi, Prayank
    Islam, Aminul
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2015, 14 (04) : 660 - 667
  • [43] AB+C Circuits Design in Galois Fields Based on Quaternary Logic
    Wu H.
    Li L.
    Wang T.
    Wang X.
    Li X.
    Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology, 2022, 42 (01): : 83 - 88
  • [44] Design of systolic B~N circuits in Galois fields based on quaternary logic
    吴海霞
    屈晓楠
    何易瀚
    郑瑞沣
    仲顺安
    Journal of Beijing Institute of Technology, 2014, 23 (01) : 58 - 62
  • [45] Design of CNTFET-Based Ternary and Quaternary Magnitude Comparator
    Paul, Anisha
    Pradhan, Buddhadev
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (09) : 5634 - 5662
  • [46] Design of CNFET based power- and variability-aware nonvolatile RRAM cell
    Pal, Soumitra
    Gupta, Vivek
    Islam, Aminul
    MICROELECTRONICS JOURNAL, 2019, 86 : 7 - 14
  • [47] Design And Novel Approach For Ternary And Quaternary Logic Circuits
    Mahesh, R. N. Uma
    Sudeep, J.
    2017 2ND INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2017, : 1224 - 1227
  • [48] Design and Comparative Analysis of Binary and Quaternary Logic Circuits
    Dawley, Shweta S.
    Gajbhiye, Pradnya A.
    2016 WORLD CONFERENCE ON FUTURISTIC TRENDS IN RESEARCH AND INNOVATION FOR SOCIAL WELFARE (STARTUP CONCLAVE), 2016,
  • [49] Ultra high speed and novel design of power-aware CNFET based MCML 3-bit parity checker
    Srivastava, Pragya
    Yadav, Richa
    Srivastava, Richa
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 104 (03) : 321 - 329
  • [50] Energy-efficient design of quaternary logic gates and arithmetic circuits using hybrid CNTFET-RRAM technology
    ul Haq, Shams
    Abbasian, Erfan
    Khurshid, Tabassum
    Sharma, Vijay Kumar
    PHYSICA SCRIPTA, 2024, 99 (08)