A New Method for Design of CNFET-Based Quaternary Circuits

被引:17
|
作者
Doostaregan, Akbar [1 ]
Abrishamifar, Adib [1 ]
机构
[1] IUST, Sch Elect Engn, Tehran, Iran
关键词
Carbon nanotube field-effect transistor (CNFET); Multi-valued logic (MVL); Quaternary logic; Inverter; Energy consumption; MULTIPLE-VALUED LOGIC; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; LOW-POWER; HIGH-PERFORMANCE; GDI;
D O I
10.1007/s00034-018-0981-7
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a new method for designing quaternary circuits in carbon nanotube field-effect transistor (CNFET) technology is proposed. Beyond many advantages of multi-valued logics (MVLs), the conversion of bits of a byte between quaternary and binary logic is easy and can be done independently. Therefore, this logic can be used effectively for wholly quaternary circuit design or beside binary logic as part of a great digital system. Thanks to particular capabilities of CNFET technology, proposed designs are implemented in this technology. These complementary symmetric gates are merely made by transistors and require only one supply voltage in addition to ground level. The proposed design for implementing standard quaternary inverter (SQI) generates three inherently binary inverters in quaternary logic as well: positive quaternary inverter (PQI), negative quaternary inverter (NQI) and symmetric quaternary inverter (SyQI). Based on the proposed design, new quaternary NAND (QNAND) and quaternary NOR (QNOR) gates are presented as well. These gates could be used as fundamental blocks for implementing complex digital circuits. QNAND and QNOR may be designed to adopt up to four inputs; however, in general applications, designs with two inputs are used. Proposed gates are simulated by means of Synopsys HSPICE tool with the standard 32nm CNFET Stanford model, and performance parameters including maximum delay time, average power and energy consumption are extracted and compared with the simulation results of the state-of-the-art designs. The results indicate priority of proposed designs such that the delay time and energy consumption are roughly equal or less than half and one-third of other presented designs, respectively. Moreover, the voltage transfer curve (VTC) of proposed gates demonstrates the proper noise margin values from 90mV up to 113mV for different gates. For evaluating stability and robustness of these gates, more simulations are carried out by considering process deviations in which the proposed designs demonstrate proper performance among all in the most simulations.
引用
收藏
页码:2588 / 2606
页数:19
相关论文
共 50 条
  • [31] CNFET-based design of resilient MCML XOR/XNOR circuit at 16-NM technology node
    Srivastava, Pragya
    Islam, Aminul
    INDIAN JOURNAL OF ENGINEERING AND MATERIALS SCIENCES, 2015, 22 (03) : 261 - 267
  • [32] CNFET-Based 0.1 V to 0.6 V DC/DC Converter
    Tyagi, Aditya
    Gopi, Ch
    Baldi, Prayank
    Kumar, Vikash
    Islam, Aminul
    2014 RECENT ADVANCES IN ENGINEERING AND COMPUTATIONAL SCIENCES (RAECS), 2014,
  • [33] On the design of robust, low power with high noise immunity quaternary circuits
    Doostaregan, Akbar
    Abrishamifar, Adib
    MICROELECTRONICS JOURNAL, 2020, 102
  • [34] Efficient CNTFET-based design of quaternary logic gates and arithmetic circuits
    Ebrahimi, Seyyed Ashkan
    Reshadinezhad, Mohammad Reza
    Bohlooli, Ali
    Shahsavari, Mahyar
    MICROELECTRONICS JOURNAL, 2016, 53 : 156 - 166
  • [35] Two Novel Current-Mode CNFET-Based Full Adders Using ULPD as Voltage Regulator
    Uoosefian, Hamidreza
    Navi, Keivan
    Mirzaee, Reza Faghih
    Hosseinzadeh, Mehdi
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (06)
  • [36] High-Speed and Area-Efficient CMOS and CNFET-Based Level-Shifters
    Vidhyadharan, Abhay S.
    Satheesh, Aiswarya
    Pragnaa, Kilari
    Vidhyadharan, Sanjay
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (08) : 4649 - 4670
  • [37] CNFET-based designs of Ternary Half-Adder using a novel "decoder-less" ternary multiplexer based on unary operators
    Jaber, Ramzi A.
    El-Hajj, Ahmad M.
    Kassem, Abdallah
    Nimri, Lina A.
    Haidar, Ali M.
    MICROELECTRONICS JOURNAL, 2020, 96
  • [38] Design and analysis of carbon nanotube FET based quaternary full adders
    Moaiyeri, Mohammad Hossein
    Sedighiani, Shima
    Sharifi, Fazel
    Navi, Keivan
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2016, 17 (10) : 1056 - 1066
  • [39] Design of quaternary logic circuits based on source-coupled logic
    吴海霞
    屈晓楠
    蔡起龙
    夏乾斌
    仲顺安
    Journal of Beijing Institute of Technology, 2013, 22 (01) : 49 - 54
  • [40] Design of CNFET Based Charge Pump for RF Energy Harvesting Applications
    Kumar, Vikash
    Prinshu, Ravi Kumar
    Singh, Yashdeep
    Islam, Aminul
    2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,