A New Method for Design of CNFET-Based Quaternary Circuits

被引:17
|
作者
Doostaregan, Akbar [1 ]
Abrishamifar, Adib [1 ]
机构
[1] IUST, Sch Elect Engn, Tehran, Iran
关键词
Carbon nanotube field-effect transistor (CNFET); Multi-valued logic (MVL); Quaternary logic; Inverter; Energy consumption; MULTIPLE-VALUED LOGIC; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; LOW-POWER; HIGH-PERFORMANCE; GDI;
D O I
10.1007/s00034-018-0981-7
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a new method for designing quaternary circuits in carbon nanotube field-effect transistor (CNFET) technology is proposed. Beyond many advantages of multi-valued logics (MVLs), the conversion of bits of a byte between quaternary and binary logic is easy and can be done independently. Therefore, this logic can be used effectively for wholly quaternary circuit design or beside binary logic as part of a great digital system. Thanks to particular capabilities of CNFET technology, proposed designs are implemented in this technology. These complementary symmetric gates are merely made by transistors and require only one supply voltage in addition to ground level. The proposed design for implementing standard quaternary inverter (SQI) generates three inherently binary inverters in quaternary logic as well: positive quaternary inverter (PQI), negative quaternary inverter (NQI) and symmetric quaternary inverter (SyQI). Based on the proposed design, new quaternary NAND (QNAND) and quaternary NOR (QNOR) gates are presented as well. These gates could be used as fundamental blocks for implementing complex digital circuits. QNAND and QNOR may be designed to adopt up to four inputs; however, in general applications, designs with two inputs are used. Proposed gates are simulated by means of Synopsys HSPICE tool with the standard 32nm CNFET Stanford model, and performance parameters including maximum delay time, average power and energy consumption are extracted and compared with the simulation results of the state-of-the-art designs. The results indicate priority of proposed designs such that the delay time and energy consumption are roughly equal or less than half and one-third of other presented designs, respectively. Moreover, the voltage transfer curve (VTC) of proposed gates demonstrates the proper noise margin values from 90mV up to 113mV for different gates. For evaluating stability and robustness of these gates, more simulations are carried out by considering process deviations in which the proposed designs demonstrate proper performance among all in the most simulations.
引用
收藏
页码:2588 / 2606
页数:19
相关论文
共 50 条
  • [21] CNFET-Based Design of Energy-Efficient Symmetric Three-Input XOR and Full Adder Circuits
    Mehrabi, Shima
    Mirzaee, Reza Faghih
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Hashemipour, Omid
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2013, 38 (12) : 3367 - 3382
  • [22] CNFET-Based Design of Energy-Efficient Symmetric Three-Input XOR and Full Adder Circuits
    Shima Mehrabi
    Reza Faghih Mirzaee
    Mohammad Hossein Moaiyeri
    Keivan Navi
    Omid Hashemipour
    Arabian Journal for Science and Engineering, 2013, 38 : 3367 - 3382
  • [23] Ultra-Low Energy CNFET-Based Ternary Combinational Circuits Designs
    Jaber, Ramzi A.
    Aljaam, Jihad Mohamed
    Owaydat, Bilal N.
    Al-Maadeed, Somaya Ali
    Kassem, Abdallah
    Haidar, Ali Massoud
    IEEE ACCESS, 2021, 9 : 115951 - 115961
  • [24] Design and analysis of a high-performance CNFET-based Full Adder
    Moaiyeri, Mohammad Hossein
    Mirzaee, Reza Faghih
    Navi, Keivan
    Momeni, Amir
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2012, 99 (01) : 113 - 130
  • [25] A Novel CNFET-Based Ternary to Binary Converter Design in Data Transmission
    Jaber, Ramzi A.
    El-Hajj, Ahmad M.
    Haidar, Ali M.
    Kassem, Abdallah
    2020 32ND INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2020, : 83 - 86
  • [26] CNFET-based design of efficient ternary half adder and 1-trit multiplier circuits using dynamic logic
    Sardroudi, Farzin Mahboob
    Habibi, Mehdi
    Moaiyeri, Mohammad Hossein
    MICROELECTRONICS JOURNAL, 2021, 113
  • [27] CNFET-Based High Throughput SIMD Architecture
    Jiang, Li
    Li, Tianjian
    Jing, Naifeng
    Kim, Nam Sung
    Guo, Minyi
    Liang, Xiaoyao
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (07) : 1331 - 1344
  • [28] Statistical Evaluation of Critical Path Delay in CNFET-based Circuits in the presence of CNT Fabrication Imperfections
    Vendra, Satya K.
    Chrzanowska-Jeske, Malgorzata
    Ashraf, Rehman
    2017 IEEE 17TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2017, : 364 - 369
  • [29] A New Quaternary Full Adder Cell based on CNFET for Use in Fast Arithmetic Circuits
    Bolourforoush, Alireza
    Ghanatghestani, Mokhtar Mohammadi
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2022, 11 (09)
  • [30] Performance Evaluation of CNFET-Based Logic Gates
    Cho, Geunho
    Kim, Yong-Bin
    Lombardi, Fabrizio
    Choi, MinSu
    I2MTC: 2009 IEEE INSTRUMENTATION & MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-3, 2009, : 882 - +