A New Method for Design of CNFET-Based Quaternary Circuits

被引:17
|
作者
Doostaregan, Akbar [1 ]
Abrishamifar, Adib [1 ]
机构
[1] IUST, Sch Elect Engn, Tehran, Iran
关键词
Carbon nanotube field-effect transistor (CNFET); Multi-valued logic (MVL); Quaternary logic; Inverter; Energy consumption; MULTIPLE-VALUED LOGIC; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; LOW-POWER; HIGH-PERFORMANCE; GDI;
D O I
10.1007/s00034-018-0981-7
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a new method for designing quaternary circuits in carbon nanotube field-effect transistor (CNFET) technology is proposed. Beyond many advantages of multi-valued logics (MVLs), the conversion of bits of a byte between quaternary and binary logic is easy and can be done independently. Therefore, this logic can be used effectively for wholly quaternary circuit design or beside binary logic as part of a great digital system. Thanks to particular capabilities of CNFET technology, proposed designs are implemented in this technology. These complementary symmetric gates are merely made by transistors and require only one supply voltage in addition to ground level. The proposed design for implementing standard quaternary inverter (SQI) generates three inherently binary inverters in quaternary logic as well: positive quaternary inverter (PQI), negative quaternary inverter (NQI) and symmetric quaternary inverter (SyQI). Based on the proposed design, new quaternary NAND (QNAND) and quaternary NOR (QNOR) gates are presented as well. These gates could be used as fundamental blocks for implementing complex digital circuits. QNAND and QNOR may be designed to adopt up to four inputs; however, in general applications, designs with two inputs are used. Proposed gates are simulated by means of Synopsys HSPICE tool with the standard 32nm CNFET Stanford model, and performance parameters including maximum delay time, average power and energy consumption are extracted and compared with the simulation results of the state-of-the-art designs. The results indicate priority of proposed designs such that the delay time and energy consumption are roughly equal or less than half and one-third of other presented designs, respectively. Moreover, the voltage transfer curve (VTC) of proposed gates demonstrates the proper noise margin values from 90mV up to 113mV for different gates. For evaluating stability and robustness of these gates, more simulations are carried out by considering process deviations in which the proposed designs demonstrate proper performance among all in the most simulations.
引用
收藏
页码:2588 / 2606
页数:19
相关论文
共 50 条
  • [1] A New Method for Design of CNFET-Based Quaternary Circuits
    Akbar Doostaregan
    Adib Abrishamifar
    Circuits, Systems, and Signal Processing, 2019, 38 : 2588 - 2606
  • [2] Design and Evaluation of CNFET-Based Quaternary Circuits
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Hashemipour, Omid
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2012, 31 (05) : 1631 - 1652
  • [3] Design and Evaluation of CNFET-Based Quaternary Circuits
    Mohammad Hossein Moaiyeri
    Keivan Navi
    Omid Hashemipour
    Circuits, Systems, and Signal Processing, 2012, 31 : 1631 - 1652
  • [4] On Microarchitectural Modeling for CNFET-based Circuits
    Li, Tianjian
    Chen, Hao
    Qian, Weikang
    Liang, Xiaoyao
    Jiang, Li
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 356 - 361
  • [5] A new design method for imperfection-immune CNFET-based circuit design
    Ebrahimi, Seyyed Ashkan
    Reshadinezhad, Mohammad Reza
    Bohlooli, Ali
    MICROELECTRONICS JOURNAL, 2019, 85 : 62 - 71
  • [6] Optimal Redundancy Designs for CNFET-Based Circuits
    Cheng, Da
    Wang, Fangzhou
    Gao, Feng
    Gupta, Sandeep K.
    2014 IEEE 23RD ASIAN TEST SYMPOSIUM (ATS), 2014, : 25 - 32
  • [7] Logical Effort model for CNFET-based circuits
    Ali, Muhammad
    Ahmed, Mohammad
    Chrzanowska-Jeske, Malgorzata
    2014 IEEE 14TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2014, : 460 - 465
  • [8] Novel Design Methodologies for CNFET-Based Ternary Sequential Logic Circuits
    Gadgil, Sharvani
    Vudadha, Chetan
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2022, 21 : 289 - 298
  • [9] A fast method for process reliability analysis of CNFET-based digital integrated circuits
    Saeedi, Fereshteh
    Ghavami, Behnam
    Raji, Mohsen
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (02) : 571 - 579
  • [10] Design of CNFET-based Low-Power Ternary Sequential Logic circuits
    Gadgil, Sharvani
    Vudadha, Chetan
    2021 IEEE 21ST INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE NANO 2021), 2021, : 169 - 172