Robust phase locked-loop algorithm for single-phase utility-interactive inverters

被引:42
作者
Elrayyah, Ali [1 ]
Sozer, Yilmaz [1 ]
Elbuluk, Malik [1 ]
机构
[1] Univ Akron, Elect & Comp Engn Dept, Akron, OH 44325 USA
关键词
delay lock loops; invertors; phase locked loops; power supply circuits; power supply quality; transient response; transport-delay based phase-lock loop algorithm; TDPLL algorithm; single phase utility interactive inverter; grid frequency variation effect; harmonics pollution; sag-swell anomaly; GRID SYNCHRONIZATION; POWER CONVERTERS; FRAME; IMPLEMENTATION; REDUCTION; SYSTEM;
D O I
10.1049/iet-pel.2013.0351
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An accurate, robust and efficient transport-delay based phase-lock loop (TDPLL) algorithm is proposed for single phase utility interactive inverters. The traditional TDPLL has low complexity and its transient response is smooth, but its performance is significantly affected by the change in the grid frequency. The proposed TDPLL is designed to have robustness against grid frequency variations. The proposed method uses two delays instead of one to cancel the grid frequency variation effect. Since the grid voltage could be polluted by harmonics and may suffer from sag/swell anomalies, the proposed method is enhanced further to be robust against these sources of disturbances. Moreover, a method is proposed to tune the parameters of the system. The performance of the proposed PLL is validated through simulations and experimental results.
引用
收藏
页码:1064 / 1072
页数:9
相关论文
共 27 条
[21]   Reduction of voltage harmonics using optimisation-based combined approach [J].
Ray, R. N. ;
Chatterjee, D. ;
Goswami, S. K. .
IET POWER ELECTRONICS, 2010, 3 (03) :334-344
[22]   A Stationary Reference Frame Grid Synchronization System for Three-Phase Grid-Connected Power Converters Under Adverse Grid Conditions [J].
Rodriguez, Pedro ;
Luna, Alvaro ;
Santiago Munoz-Aguilar, Raul ;
Etxeberria-Otadui, Ion ;
Teodorescu, Remus ;
Blaabjerg, Frede .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2012, 27 (01) :99-112
[23]   Comparison of three single-phase PLL algorithms for UPS applications [J].
Santos Filho, Rubens M. ;
Seixas, Paulo F. ;
Cortizo, Porfirio C. ;
Torres, Leonardo A. B. ;
Souza, Andre F. .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2008, 55 (08) :2923-2932
[24]   FUZZY-LOGIC FOR DIGITAL PHASE-LOCKED LOOP FILTER DESIGN [J].
SIMON, D ;
ELSHERIEF, H .
IEEE TRANSACTIONS ON FUZZY SYSTEMS, 1995, 3 (02) :211-218
[25]   Line-interactive UPS using a fuel cell as the primary source [J].
Tao, Haimin ;
Duarte, Jorge L. ;
Hendrix, Marcel A. M. .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2008, 55 (08) :3012-3021
[26]   Phase-Locked Loop Noise Reduction via Phase Detector Implementation for Single-Phase Systems [J].
Thacker, Timothy ;
Boroyevich, Dushan ;
Burgos, Rolando ;
Wang, Fei .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2011, 58 (06) :2482-2490
[27]   A nonlinear adaptive synchronization technique for grid-connected distributed energy sources [J].
Yazdani, Davood ;
Bakhshai, Alireza ;
Joos, Geza ;
Mojiri, M. .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2008, 23 (04) :2181-2186