Effect of annealing after copper plating on the pumping behavior of through silicon vias

被引:0
|
作者
Ji, Liang [1 ]
Jing, Xiangmeng [1 ]
Xue, Kai [1 ]
Xu, Cheng [1 ]
He, Hongwen [1 ]
Zhang, Wenqi [1 ]
机构
[1] NCAP, Wuxi, Peoples R China
来源
2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT) | 2014年
关键词
interposer; though silicon via (tsv); annealing; chemical mechanical polishing (CMP); pumping; simulation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Though Silicon Vias(TSVs) are regarded as a key technology to achieve three dimensional(3D) integrated circuit(IC) functionality. Annealing a silicon device with TSVs may cause high stress and cause TSV protrusion because of high Coefficient of Thermal Expansion(CTE) between silicon substrate and TSVs. The TSV wafers could be annealed right after copper plating process, or after chemical mechanical polish (CMP) process, or both. In this paper, we report our research progress on the effect of annealing right after copper plating on the pumping behavior at different temperatures. Then the copper overburden is removed by CMP. The TSV wafers are tested at different temperatures for 30 minutes, 250 degrees C, 300 degrees C, 350 degrees C, 400 degrees C, 450 degrees C, respectively. The pumping is measured by optical profiler, BRUKER Contour GT-X3. The finite element analysis method, ANSYS, is used to model and simulate the copper pumping at different temperatures. The pumping results with annealing at different temperatures are compared with those without annealing. It reveals that the pumping with annealing is larger than that without annealing. This is possibly due to higher level of stress release and microstructure evolution.
引用
收藏
页码:101 / 104
页数:4
相关论文
共 50 条
  • [41] Effect of Polymer Liners in CNT based Through Silicon Vias
    Kumari, Archana
    Majumder, M. K.
    Kaushik, B. K.
    Manhas, S. K.
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1921 - 1925
  • [42] Effects of additives with different acids on the through-silicon vias copper filling
    Wang, Fuliang
    Liu, Wei
    Wang, Yan
    MICROELECTRONIC ENGINEERING, 2018, 200 : 51 - 55
  • [43] Study on atomic migration of copper through-silicon-vias with Bosch scallops
    Cheng, Zhiqiang
    Ding, Yingtao
    Xiao, Lei
    Yang, Baoyan
    Chen, Zhiming
    MICROELECTRONICS RELIABILITY, 2021, 123
  • [44] On reproducing the copper extrusion of through-silicon-vias from the atomic scale
    Liu, Jinxin
    Huang, Zhiheng
    Conway, Paul P.
    Altmann, Frank
    Petzold, Matthias
    Naumann, Falk
    2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, : 789 - 796
  • [45] Bottom-Up Copper Filling of Millimeter Size Through Silicon Vias
    Josell, D.
    Menk, L. A.
    Hollowell, A. E.
    Blain, M.
    Moffat, T. P.
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2019, 166 (01) : D3254 - D3258
  • [46] Effect of Microstructure on Via Extrusion Profile and Reliability Implication for Copper Through-Silicon Vias (TSVs) Structures
    Jiang, Tengfei
    Wu, Chenglin
    Im, Jay
    Huang, Rui
    Ho, Paul S.
    2014 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2014, : 377 - 379
  • [47] A NOTE ON EFFECT OF IRON ON ANNEALING BEHAVIOR OF A COLD ROLLED COPPER-SILICON ALLOY
    UEDA, J
    YAMANE, T
    TRANSACTIONS OF THE JAPAN INSTITUTE OF METALS, 1965, 6 (03): : 154 - &
  • [48] Effect of External Factors on Copper Filling in 3D Integrated Through-Silicon-Vias (TSVs)
    Zhang, Yazhou
    Ding, Guifu
    Wang, Hong
    Cheng, Ping
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2015, 162 (09) : D427 - D434
  • [49] Electroless Ni alloy plating as a diffusion barrier for through silicon vias in three-dimensional packaging
    Kim, Taeyoo
    Ahn, Byungwook
    Lim, SeungKyu
    Son, Hwajin
    Suh, Sujeong
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2016, 55 (02)
  • [50] Different deposition behavior of copper on silicon and porous silicon surfaces during immersion plating
    Kurokawa, A.
    Kawamura, Y. L.
    Sakka, T.
    Ogata, Y. H.
    PHYSICA STATUS SOLIDI C - CURRENT TOPICS IN SOLID STATE PHYSICS, VOL 4 NO 6, 2007, 4 (06): : 1888 - +