Effect of annealing after copper plating on the pumping behavior of through silicon vias

被引:0
|
作者
Ji, Liang [1 ]
Jing, Xiangmeng [1 ]
Xue, Kai [1 ]
Xu, Cheng [1 ]
He, Hongwen [1 ]
Zhang, Wenqi [1 ]
机构
[1] NCAP, Wuxi, Peoples R China
来源
2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT) | 2014年
关键词
interposer; though silicon via (tsv); annealing; chemical mechanical polishing (CMP); pumping; simulation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Though Silicon Vias(TSVs) are regarded as a key technology to achieve three dimensional(3D) integrated circuit(IC) functionality. Annealing a silicon device with TSVs may cause high stress and cause TSV protrusion because of high Coefficient of Thermal Expansion(CTE) between silicon substrate and TSVs. The TSV wafers could be annealed right after copper plating process, or after chemical mechanical polish (CMP) process, or both. In this paper, we report our research progress on the effect of annealing right after copper plating on the pumping behavior at different temperatures. Then the copper overburden is removed by CMP. The TSV wafers are tested at different temperatures for 30 minutes, 250 degrees C, 300 degrees C, 350 degrees C, 400 degrees C, 450 degrees C, respectively. The pumping is measured by optical profiler, BRUKER Contour GT-X3. The finite element analysis method, ANSYS, is used to model and simulate the copper pumping at different temperatures. The pumping results with annealing at different temperatures are compared with those without annealing. It reveals that the pumping with annealing is larger than that without annealing. This is possibly due to higher level of stress release and microstructure evolution.
引用
收藏
页码:101 / 104
页数:4
相关论文
共 50 条
  • [31] Improving the barrier ability of Ti in Cu through-silicon vias through vacuum annealing
    Mariappan, Murugesan
    Bea, JiChel
    Fukushima, Takafumi
    Ikenaga, Eiji
    Nohira, Hiroshi
    Koyanagi, Mitsumasa
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2017, 56 (04)
  • [32] Simulation of Copper Electrodeposition in Millimeter Size Through-Silicon Vias
    Braun, T. M.
    Josell, D.
    Deshpande, S.
    John, J.
    Moffat, T. P.
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2020, 167 (16)
  • [33] Copper Electrodeposition Parameters Optimization for Through-Silicon Vias Filling
    Delbos, E.
    Omnes, L.
    Etcheberry, A.
    PROCESSING, MATERIALS, AND INTEGRATION OF DAMASCENE AND 3D INTERCONNECTS, 2010, 25 (38): : 109 - 118
  • [34] Superconformal Copper Deposition in Through Silicon Vias by Suppression-Breakdown
    Josell, D.
    Moffat, T. P.
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2018, 165 (02) : D23 - D30
  • [35] Structural effect of inhibitors on adsorption and desorption behaviors during copper electroplating for through-silicon vias
    Dong, Mengya
    Zhang, Yumei
    Hang, Tao
    Li, Ming
    ELECTROCHIMICA ACTA, 2021, 372
  • [36] Effect of Scaling Copper Through-Silicon Vias on Stress and Reliability for 3D Interconnects
    Spinella, Laura
    Park, Miseok
    Im, Jang-Hi
    Ho, Paul
    Tamura, Nobumichi
    Jiang, Tengfei
    2016 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2016, : 80 - 82
  • [37] Structural effect of inhibitors on adsorption and desorption behaviors during copper electroplating for through-silicon vias
    Dong, Mengya
    Zhang, Yumei
    Hang, Tao
    Li, Ming
    Electrochimica Acta, 2021, 372
  • [38] Enhancement of VCSEL Performances Using Localized Copper Bonding Through Silicon Vias
    Taleb, F.
    Pes, S.
    Paranthoen, Cyril
    Levallois, C.
    Chevalier, N.
    De Sagazan, O.
    Le Corre, A.
    Folliot, H.
    Alouini, M.
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2017, 29 (13) : 1105 - 1108
  • [39] Substrate bonding using electroplated copper through silicon vias for VCSEL fabrication
    Taleb, F.
    Levallois, C.
    Paranthoen, C.
    Chevalier, N.
    De Sagazan, O.
    Letoublon, A.
    Durand, O.
    26TH INTERNATIONAL CONFERENCE ON INDIUM PHOSPHIDE AND RELATED MATERIALS (IPRM), 2014,
  • [40] Electrical Modeling and Characterization of Copper/Carbon Nanotubes in Tapered Through Silicon Vias
    Rao, Madhav
    2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 366 - 371