Effect of annealing after copper plating on the pumping behavior of through silicon vias

被引:0
|
作者
Ji, Liang [1 ]
Jing, Xiangmeng [1 ]
Xue, Kai [1 ]
Xu, Cheng [1 ]
He, Hongwen [1 ]
Zhang, Wenqi [1 ]
机构
[1] NCAP, Wuxi, Peoples R China
来源
2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT) | 2014年
关键词
interposer; though silicon via (tsv); annealing; chemical mechanical polishing (CMP); pumping; simulation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Though Silicon Vias(TSVs) are regarded as a key technology to achieve three dimensional(3D) integrated circuit(IC) functionality. Annealing a silicon device with TSVs may cause high stress and cause TSV protrusion because of high Coefficient of Thermal Expansion(CTE) between silicon substrate and TSVs. The TSV wafers could be annealed right after copper plating process, or after chemical mechanical polish (CMP) process, or both. In this paper, we report our research progress on the effect of annealing right after copper plating on the pumping behavior at different temperatures. Then the copper overburden is removed by CMP. The TSV wafers are tested at different temperatures for 30 minutes, 250 degrees C, 300 degrees C, 350 degrees C, 400 degrees C, 450 degrees C, respectively. The pumping is measured by optical profiler, BRUKER Contour GT-X3. The finite element analysis method, ANSYS, is used to model and simulate the copper pumping at different temperatures. The pumping results with annealing at different temperatures are compared with those without annealing. It reveals that the pumping with annealing is larger than that without annealing. This is possibly due to higher level of stress release and microstructure evolution.
引用
收藏
页码:101 / 104
页数:4
相关论文
共 50 条
  • [21] 3D stacked flip chip packaging with through silicon vias and copper plating or conductive adhesive filling
    Lee, SWR
    Hon, R
    Zhang, SXD
    Wong, CK
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 795 - 801
  • [22] Effect of Plasticity of Copper in Through Silicon Vias on Mobility of Carriers in Active Device Areas
    Rabie, Mohamed A.
    2013 SAUDI INTERNATIONAL ELECTRONICS, COMMUNICATIONS AND PHOTONICS CONFERENCE (SIECPC), 2013,
  • [23] Investigations on via geometry and wetting behavior for the filling of Through Silicon Vias by copper electro deposition
    Hofmann, Lutz
    Kuechler, Matthias
    Gumprecht, Thomas
    Ecke, Ramona
    Schulz, Stefan
    Gessner, Thomas
    ADVANCED METALLIZATION CONFERENCE 2007 (AMC 2007), 2008, 23 : 623 - 630
  • [24] INNOVATVE ACID COPPER PROCESS FOR SIMULTANEOUSLY FILLING VIAS AND PLATING THROUGH HOLES
    Nikolova, Maria
    Rodriguez, Confesol
    Bowerman, William
    Watkowski, Jim
    Feng, Kesheng
    2017 12TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2017, : 107 - 110
  • [25] Pretreatment to assure the copper filling in through-silicon vias
    Wei Luo
    Junhong Zhang
    Yi Li
    Liming Gao
    Ming Li
    Journal of Materials Science: Materials in Electronics, 2016, 27 : 7460 - 7466
  • [26] Pretreatment to assure the copper filling in through-silicon vias
    Luo, Wei
    Zhang, Junhong
    Li, Yi
    Gao, Liming
    Li, Ming
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2016, 27 (07) : 7460 - 7466
  • [27] Effects of the microstructure of copper through-silicon vias on their thermally induced linear elastic mechanical behavior
    Zhiyong Wu
    Zhiheng Huang
    Yucheng Ma
    Hua Xiong
    Paul P. Conway
    Electronic Materials Letters, 2014, 10 : 281 - 292
  • [28] Effects of the Microstructure of Copper Through-Silicon Vias on their Thermally Induced Linear Elastic Mechanical Behavior
    Wu, Zhiyong
    Huang, Zhiheng
    Ma, Yucheng
    Xiong, Hua
    Conway, Paul P.
    ELECTRONIC MATERIALS LETTERS, 2014, 10 (01) : 281 - 292
  • [29] COPPER IMPURITIES AND THEIR ANNEALING BEHAVIOR IN FZ SILICON
    ADEGBOYEGA, GA
    POGGI, A
    PHYSICA STATUS SOLIDI A-APPLIED RESEARCH, 1994, 143 (02): : 373 - 377
  • [30] Microstructure and Texture in Copper Filled Millimeter Scale Through Silicon Vias
    Kim, S-H
    Braun, T. M.
    Lee, H-J
    Moffat, T. P.
    Josell, D.
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2022, 169 (03)