共 18 条
A CMOS Peak Detect and Hold Circuit With Auto-Adjust Charging Current for NS-Scale Pulse ToF Lidar Application
被引:18
作者:
Zheng, Hao
[1
,2
]
Ma, Rui
[3
]
Wang, Xiayu
[3
]
Liu, Maliang
[3
]
Zhu, Zhangming
[3
]
机构:
[1] High Tech Inst Xian, Xian 710025, Peoples R China
[2] Xidian Univ, Sch Microelect, Xian 710075, Peoples R China
[3] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
基金:
中国国家自然科学基金;
关键词:
Laser radar;
Partial discharges;
Capacitors;
Receivers;
Pulse measurements;
Bandwidth;
CMOS technology;
Pulsed Lidar receiver;
PDH circuit;
ToF;
walk error;
peak error;
RECEIVER CHANNEL;
DISCRIMINATOR;
D O I:
10.1109/TCSI.2020.3001168
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
This paper presents a novel CMOS peak detect and hold (PDH) circuit scheme for pulsed time of flight (ToF) Lidar application. The proposed PDH circuit, which is one part of analog front end (AFE) circuit of Lidar receiver, is used to widen the narrow input pulse width, aiming to easily digitize the pulse amplitude through a low-speed and low-cost ADC in pulsed ToF Lidar application. The reset voltage clamped to the common-mode level of the input pulse voltage is beneficial to reduce the pedestal error voltage. Meanwhile, the auto-adjust charging current scheme is employed to decrease the peak error through rejecting the overshoot voltage in the proposed PDH circuit. The circuit was implemented and fabricated in a 65-nm CMOS technology. The proposed PDH circuit can detect the pulse voltage with a pulse amplitude range from similar to 20 mV to similar to 500 mV and a minimum pulse width of 5 ns. The measured results show that the maximum absolute and relative errors are less than 16 mV and 4.5%, respectively. The layout area of the proposed PDH circuit is equal to 0.17 x 0.14 mm(2).
引用
收藏
页码:4409 / 4419
页数:11
相关论文