Effects of grain boundaries on performance and hot-carrier reliability of excimer-laser annealed polycrystalline silicon thin film transistors

被引:16
作者
Chen, TF [1 ]
Yeh, CF [1 ]
Lou, JC [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
D O I
10.1063/1.1699504
中图分类号
O59 [应用物理学];
学科分类号
摘要
This work examines the effects of grain boundaries on the performance and hot-carrier reliability of excimer-laser-annealed polycrystalline silicon thin film transistors (poly-Si TFTs) before and after NH3 plasma treatment. Self-aligned poly-Si TFTs, whose channel regions include a 150 nm thick laser-crystallized poly-Si layer with small grains and a 100 nm thick layer with large grains, are fabricated. Other TFTs, with large grains throughout their channels, are fabricated nearby for comparison. The trapping of electrons at grain boundaries in the drain junction creates strong local electric fields that boost the leakage current, cause the threshold voltage to decline as the drain bias increases, enhance the kink effect in the output characteristics, and degrade the hot-carrier reliability of devices. When static hot-carrier stress is applied to nonhydrogenated poly-Si TFTs for less than 10(4) s at V-GS=10 V and V-DS=20 V, hot holes are injected into the gate oxide at the same time trap states are created in the drain junction. The screening effect is observed when the same stress is applied to devices that have many grain boundaries in their drain junctions. NH3 plasma treatment prevents the trapping of electrons at grain boundaries. The performance of hydrogenated poly-Si TFTs improves, but the hot-carrier reliability of those TFTs with large grains in their drain junctions degrades. The hydrogenation causes a trade-off between the electrical characteristics and the hot-carrier reliability, and introduces irregular humps in the subthreshold region. (C) 2004 American Institute of Physics.
引用
收藏
页码:5788 / 5794
页数:7
相关论文
共 28 条
[1]  
[Anonymous], 1981, PHYS SEMICONDUCTORS
[2]   Modeling of laser-annealed polysilicon TFT characteristics [J].
Armstrong, GA ;
Uppal, S ;
Brotherton, SD ;
Ayres, JR .
IEEE ELECTRON DEVICE LETTERS, 1997, 18 (07) :315-318
[3]   Determination of the concentration of hot-carrier-induced bulk defects in laser-recrystallized polysilicon thin film transistors [J].
Brown, TM ;
Migliorato, P .
APPLIED PHYSICS LETTERS, 2000, 76 (08) :1024-1026
[4]  
Chang KM, 2001, IEEE ELECTR DEVICE L, V22, P475, DOI 10.1109/55.954916
[5]   A new I-V model considering the impact-ionization effect initiated by the DIGBL current for the intrinsic n-channel poly-Si TFT's [J].
Chen, HL ;
Wu, CY .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (04) :722-728
[6]   Investigation of grain boundary control in the drain junction on laser-crystalized poly-Si thin film transistors [J].
Chen, TF ;
Yeh, CF ;
Lou, JC .
IEEE ELECTRON DEVICE LETTERS, 2003, 24 (07) :457-459
[7]   Effects of NH3 plasma passivation on N-channel polycrystalline silicon thin-film transistors [J].
Cheng, HC ;
Wang, FS ;
Huang, CY .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (01) :64-68
[8]   INFLUENCE OF DEPOSITION PRESSURE ON THE OUTPUT CHARACTERISTICS OF LOW-PRESSURE CHEMICAL-VAPOR-DEPOSITED POLYCRYSTALLINE SILICON THIN-FILM TRANSISTORS [J].
DIMITRIADIS, CA ;
COXON, PA ;
ECONOMOU, NA .
APPLIED PHYSICS LETTERS, 1993, 63 (07) :943-945
[9]   OUTPUT CHARACTERISTICS OF SHORT-CHANNEL POLYCRYSTALLINE SILICON THIN-FILM TRANSISTORS [J].
DIMITRIADIS, CA ;
TASSIS, DH .
JOURNAL OF APPLIED PHYSICS, 1995, 77 (05) :2177-2183
[10]   THE GENERATION AND CHARACTERIZATION OF ELECTRON AND HOLE TRAPS CREATED BY HOLE INJECTION DURING LOW GATE VOLTAGE HOT-CARRIER STRESSING OF N-MOS TRANSISTORS [J].
DOYLE, BS ;
BOURCERIE, M ;
BERGONZONI, C ;
BENECCHI, R ;
BRAVIS, A ;
MISTRY, KR ;
BOUDOU, A .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (08) :1869-1876