5.6 Mb/mm2 1R1W 8T SRAM Arrays Operating Down to 560 mV Utilizing Small-Signal Sensing With Charge Shared Bitline and Asymmetric Sense Amplifier in 14 nm FinFET CMOS Technology

被引:30
作者
Kulkarni, Jaydeep P. [1 ]
Keane, John [2 ]
Koo, Kyung-Hoae [2 ]
Nalam, Satyanand [2 ]
Guo, Zheng [2 ]
Karl, Eric [2 ]
Zhang, Kevin [2 ]
机构
[1] Intel Corp, Circuit Res Lab, Hillsboro, OR 97124 USA
[2] Intel Corp, Adv Design Grp, Log Technol Dev, Hillsboro, OR 97124 USA
关键词
1R (read) 1W (write) 8T (transistor) static random; access memory (SRAM); asymmetric sense amplifier (ASA); charge share sense amplifier (CSSA); dual-port SRAMs; large signal sensing; single-ended sensing; small-signal sensing;
D O I
10.1109/JSSC.2016.2607219
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multiported high-performance on-die memories occupy significantly more die area than a comparable single-port memory. Among various multiport memory topologies, the 1-read (R), 1-write (W) 8-transistor (T) Static Random Access Memory (SRAM) with a decoupled read port allows separate optimization of the read and write ports when organized without interleaved logical columns. This enables a lower minimum operating voltage (V-min) compared with other dual-port SRAMs that require ports optimized for read stability and write operations. However, the 1R1W 8T SRAM often employs large signal, hierarchical bitline sensing to achieve high performance due to the nondifferential read bitline. This large-signal read architecture necessitates frequently placed local bitline sensing circuits, degrading the array bit density. In this paper, we present two sense amplifier (SA) techniques for small-signal pseudo-differential sensing to facilitate 256 bits per bitline achieving an 8T SRAM array density of 5.6 Mb/mm(2) in 14 nm FinFET CMOS. The first design employs a charge sharing SA scheme to generate a reference voltage (V-REF) by leveraging the capacitance of otherwise unused metal tracks over the bitcell column. The second design utilizes an asymmetric SA in which the read bitline precharged to V-CC in the unselected sector acts as a reference voltage and the active bitline side is intentionally upsized to skew the SA. High volume measurement results demonstrate 560 mV Vmin at 400 MHz/- 10 degrees C and reaches 2.21 GHz at 1 V supply.
引用
收藏
页码:229 / 239
页数:11
相关论文
共 9 条
[1]  
[Anonymous], P IEEE CUST INT CIRC
[2]  
Fujiwara H., 2015, IEEE INT SOL STAT CI, P1
[3]  
Keane J, 2016, ISSCC DIG TECH PAP I, V59, P308, DOI 10.1109/ISSCC.2016.7418030
[4]  
Koo K.-H., 2015, VLSI TECHN S JUN, pC266, DOI DOI 10.1109/VLSIC.2015
[5]  
Kulkarni J., 2013, IEEE S VLSI CIRC, pC126
[6]  
Qazi Masood, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P350, DOI 10.1109/ISSCC.2010.5433818
[7]  
Yabuuchi M, 2014, ISSCC DIG TECH PAP I, V57, P234, DOI 10.1109/ISSCC.2014.6757414
[8]   A low-power ROM using charge recycling and charge sharing techniques [J].
Yang, BD ;
Kim, LS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (04) :641-653
[9]  
Zimmer B., 2015, THESIS