Charge-plasma based dual-material and gate-stacked architecture of junctionless transistor for enhanced analog performance

被引:41
|
作者
Amin, S. Intekhab [1 ]
Sarin, R. K. [1 ]
机构
[1] Dr BR Ambedkar Natl Inst Technol, Dept Elect & Commun Engn, Jalandhar, Punjab, India
关键词
Charge plasma; Gate stack; Dual material; Junctionless transistor (JLT); Analog FOMs; NANOWIRE TRANSISTOR; MOSFET; DESIGN; IMPACT; LAYER;
D O I
10.1016/j.spmi.2015.10.017
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
Charge plasma based doping-less dual material double gate (DL-DMDG) junctionless transistor (JLT) is proposed. This paper also demonstrate the potential impact of gate stacking (GS) (high-k + Sio(2)) on DL-DMDG (DL-GSDMDG) JLT device. The efficient charge plasma is created in an intrinsic silicon film to form n + source/drain (S/D) by selecting proper work function of S/D electrode which helps to minimize threshold voltage fluctuation that occurs in a heavily doped JLT device. The analog performance parameters are analyzed for both the device structures. Results are also compared with conventional dual material double gate (DMDG) and gate stacked dual material double gate (GSDMDG) JLT devices. A DL-DMDG JLT device shows improved early voltage (V-EA), intrinsic gain (A(V) = g(m)/g(DS)) and reduced output conductance (g(DS)) as compared to conventional DMDG and GSDMDG JLT devices. These values are further improved for DL-GSDMDG JLT. The effect of control gate length (L-1) for a fixed gate length (L = L-1+L-2) are also analyzed. (C) 2015 Elsevier Ltd. All rights reserved.
引用
收藏
页码:582 / 590
页数:9
相关论文
共 50 条
  • [21] Design and Analog Performance Analysis of Charge-Plasma Based Cylindrical GAA Silicon Nanowire Tunnel Field Effect Transistor
    Kumar, Naveen
    Raman, Ashish
    SILICON, 2020, 12 (11) : 2627 - 2634
  • [22] Hafnium based high-k dielectric gate-stacked (GS) gate material engineered (GME) junctionless nanotube MOSFET for digital applications
    Kumar, Raj
    Kumar, Arvind
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2021, 127 (01):
  • [23] Enhancement-Mode GaN-Based Junctionless Vertical Surrounding-Gate Transistor with Dual-Material Gate Structure for High-Frequency Applications
    Yoon, Young Jun
    Seo, Jae Hwa
    Kwon, Hyuck-In
    Lee, Jung-Hee
    Kang, In Man
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2016, 16 (10) : 10204 - 10209
  • [24] Charge Plasma Based Graded Channel With Dual Material Double Gate JLT For Enhance Analog/RF Performance
    Kumar, Amrish
    Gupta, Abhinav
    Rai, Sanjeev
    2017 4TH INTERNATIONAL CONFERENCE ON POWER, CONTROL & EMBEDDED SYSTEMS (ICPCES), 2017,
  • [25] Design and Analog Performance Analysis of Charge-Plasma Based Cylindrical GAA Silicon Nanowire Tunnel Field Effect Transistor
    Naveen Kumar
    Ashish Raman
    Silicon, 2020, 12 : 2627 - 2634
  • [26] A Charge-Plasma-Based Transistor With Induced Graded Channel for Enhanced Analog Performance
    Shan, Chan
    Wang, Ying
    Bao, Meng-Tian
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (06) : 2275 - 2281
  • [27] A silicon-based dual-material double-gate tunnel field-effect transistor with optimized performance
    Noor, Samantha Lubaba
    Safa, Samia
    Khan, Md. Ziaur Rahman
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2017, 30 (06)
  • [28] Electrically Doped PNPN Tunnel Field-Effect Transistor Using Dual-Material Polarity Gate with Improved DC and Analog/RF Performance
    Shan, Chan
    Liu, Ying
    Wang, Yuan
    Cai, Rongsheng
    Su, Lehui
    MICROMACHINES, 2023, 14 (12)
  • [29] Improvement of Electrical Performance in Heterostructure Junctionless TFET Based on Dual Material Gate
    Xie, Haiwu
    Liu, Hongxia
    Wang, Shulong
    Chen, Shupeng
    Han, Tao
    Li, Wei
    APPLIED SCIENCES-BASEL, 2020, 10 (01):
  • [30] Charge plasma technique based dopingless accumulation mode junctionless cylindrical surrounding gate MOSFET: analog performance improvement
    Nitin Trivedi
    Manoj Kumar
    Subhasis Haldar
    S. S. Deswal
    Mridula Gupta
    R. S. Gupta
    Applied Physics A, 2017, 123