Charge-plasma based dual-material and gate-stacked architecture of junctionless transistor for enhanced analog performance

被引:41
作者
Amin, S. Intekhab [1 ]
Sarin, R. K. [1 ]
机构
[1] Dr BR Ambedkar Natl Inst Technol, Dept Elect & Commun Engn, Jalandhar, Punjab, India
关键词
Charge plasma; Gate stack; Dual material; Junctionless transistor (JLT); Analog FOMs; NANOWIRE TRANSISTOR; MOSFET; DESIGN; IMPACT; LAYER;
D O I
10.1016/j.spmi.2015.10.017
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
Charge plasma based doping-less dual material double gate (DL-DMDG) junctionless transistor (JLT) is proposed. This paper also demonstrate the potential impact of gate stacking (GS) (high-k + Sio(2)) on DL-DMDG (DL-GSDMDG) JLT device. The efficient charge plasma is created in an intrinsic silicon film to form n + source/drain (S/D) by selecting proper work function of S/D electrode which helps to minimize threshold voltage fluctuation that occurs in a heavily doped JLT device. The analog performance parameters are analyzed for both the device structures. Results are also compared with conventional dual material double gate (DMDG) and gate stacked dual material double gate (GSDMDG) JLT devices. A DL-DMDG JLT device shows improved early voltage (V-EA), intrinsic gain (A(V) = g(m)/g(DS)) and reduced output conductance (g(DS)) as compared to conventional DMDG and GSDMDG JLT devices. These values are further improved for DL-GSDMDG JLT. The effect of control gate length (L-1) for a fixed gate length (L = L-1+L-2) are also analyzed. (C) 2015 Elsevier Ltd. All rights reserved.
引用
收藏
页码:582 / 590
页数:9
相关论文
共 34 条
  • [1] Study of Discrete Doping-Induced Variability in Junctionless Nanowire MOSFETs Using Dissipative Quantum Transport Simulations
    Aldegunde, Manuel
    Martinez, Antonio
    Barker, John R.
    [J]. IEEE ELECTRON DEVICE LETTERS, 2012, 33 (02) : 194 - 196
  • [2] [Anonymous], 2012, ATLAS device simulation software
  • [3] A Dual-Material Gate Junctionless Transistor With High-k Spacer for Enhanced Analog Performance
    Baruah, Ratul K.
    Paily, Roy P.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (01) : 123 - 128
  • [4] MOSFET transistors fabricated with high permitivity TiO2 dielectrics
    Campbell, SA
    Gilmer, DC
    Wang, XC
    Hsieh, MT
    Kim, HS
    Gladfelter, WL
    Yan, JH
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (01) : 104 - 109
  • [5] Investigation of the novel attributes of a fully depleted dual-material gate SOI MOSFET
    Chaudhry, A
    Kumar, MJ
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (09) : 1463 - 1467
  • [6] Cheng B:, 1998, IEEE T ELECTRON DEV, V46, P1537
  • [7] Sensitivity of Threshold Voltage to Nanowire Width Variation in Junctionless Transistors
    Choi, Sung-Jin
    Moon, Dong-Il
    Kim, Sungho
    Duarte, Juan P.
    Choi, Yang-Kyu
    [J]. IEEE ELECTRON DEVICE LETTERS, 2011, 32 (02) : 125 - 127
  • [8] Junctionless Nanowire Transistor (JNT): Properties and design guidelines
    Colinge, J. P.
    Kranti, A.
    Yan, R.
    Lee, C. W.
    Ferain, I.
    Yu, R.
    Akhavan, N. Dehdashti
    Razavi, P.
    [J]. SOLID-STATE ELECTRONICS, 2011, 65-66 : 33 - 37
  • [9] Colinge JP, 2010, NAT NANOTECHNOL, V5, P225, DOI [10.1038/NNANO.2010.15, 10.1038/nnano.2010.15]
  • [10] Reduced electric field in junctionless transistors
    Colinge, Jean-Pierre
    Lee, Chi-Woo
    Ferain, Isabelle
    Akhavan, Nima Dehdashti
    Yan, Ran
    Razavi, Pedram
    Yu, Ran
    Nazarov, Alexei N.
    Doriac, Rodrigo T.
    [J]. APPLIED PHYSICS LETTERS, 2010, 96 (07)