Charge-plasma based dual-material and gate-stacked architecture of junctionless transistor for enhanced analog performance

被引:41
|
作者
Amin, S. Intekhab [1 ]
Sarin, R. K. [1 ]
机构
[1] Dr BR Ambedkar Natl Inst Technol, Dept Elect & Commun Engn, Jalandhar, Punjab, India
关键词
Charge plasma; Gate stack; Dual material; Junctionless transistor (JLT); Analog FOMs; NANOWIRE TRANSISTOR; MOSFET; DESIGN; IMPACT; LAYER;
D O I
10.1016/j.spmi.2015.10.017
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
Charge plasma based doping-less dual material double gate (DL-DMDG) junctionless transistor (JLT) is proposed. This paper also demonstrate the potential impact of gate stacking (GS) (high-k + Sio(2)) on DL-DMDG (DL-GSDMDG) JLT device. The efficient charge plasma is created in an intrinsic silicon film to form n + source/drain (S/D) by selecting proper work function of S/D electrode which helps to minimize threshold voltage fluctuation that occurs in a heavily doped JLT device. The analog performance parameters are analyzed for both the device structures. Results are also compared with conventional dual material double gate (DMDG) and gate stacked dual material double gate (GSDMDG) JLT devices. A DL-DMDG JLT device shows improved early voltage (V-EA), intrinsic gain (A(V) = g(m)/g(DS)) and reduced output conductance (g(DS)) as compared to conventional DMDG and GSDMDG JLT devices. These values are further improved for DL-GSDMDG JLT. The effect of control gate length (L-1) for a fixed gate length (L = L-1+L-2) are also analyzed. (C) 2015 Elsevier Ltd. All rights reserved.
引用
收藏
页码:582 / 590
页数:9
相关论文
共 50 条
  • [1] A Dual-Material Gate Junctionless Transistor With High-k Spacer for Enhanced Analog Performance
    Baruah, Ratul K.
    Paily, Roy P.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (01) : 123 - 128
  • [2] The impact of gate misalignment on the analog performance of a dual-material double gate junctionless transistor
    S.Intekhab Amin
    R.K.Sarin
    Journal of Semiconductors, 2015, 36 (09) : 51 - 57
  • [3] The impact of gate misalignment on the analog performance of a dual-material double gate junctionless transistor
    Amin, S. Intekhab
    Sarin, R. K.
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (09)
  • [4] Performance Investigation of Charge Plasma Based Dual Material Gate Junctionless Transistor
    Amin, S. Intekhab
    Anand, Sunny
    Sarin, R. K.
    2016 IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ELECTRONICS ENGINEERING (UPCON), 2016, : 167 - 172
  • [5] A Junctionless Nanowire Transistor With a Dual-Material Gate
    Lou, Haijun
    Zhang, Lining
    Zhu, Yunxi
    Lin, Xinnan
    Yang, Shengqi
    He, Jin
    Chan, Mansun
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (07) : 1829 - 1836
  • [6] Enhanced analog performance of doping-less dual material and gate stacked architecture of junctionless transistor with high-k spacer
    S. Intekhab Amin
    R. K. Sarin
    Applied Physics A, 2016, 122
  • [7] Enhanced analog performance of doping-less dual material and gate stacked architecture of junctionless transistor with high-k spacer
    Amin, S. Intekhab
    Sarin, R. K.
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2016, 122 (04):
  • [8] A Dual Material Double-Layer Gate Stack Junctionless Transistor for Enhanced Analog Performance
    Baruah, Ratul Kumar
    Paily, Roy P.
    VLSI DESIGN AND TEST, VDAT 2013, 2013, 382 : 118 - 127
  • [9] Charge-Plasma Based Process Variation Immune Junctionless Transistor
    Sahu, Chitrakant
    Singh, Jawar
    IEEE ELECTRON DEVICE LETTERS, 2014, 35 (03) : 411 - 413
  • [10] A Graded Channel Dual-Material Gate Junctionless MOSFET for Analog Applications
    Pathak, Varsha
    Saini, Gaurav
    6TH INTERNATIONAL CONFERENCE ON SMART COMPUTING AND COMMUNICATIONS, 2018, 125 : 825 - 831