Lateral Strain Profile as Key Technology Booster for All-Silicon Tunnel FETs

被引:65
作者
Boucart, Kathy [1 ]
Riess, Walter [2 ]
Ionescu, Adrian Mihai [1 ]
机构
[1] Swiss Fed Inst Technol EPFL, CH-1015 Lausanne, Switzerland
[2] IBM Zurich Res Lab, CH-8803 Ruschlikon, Switzerland
关键词
Bandgap engineering; band-to-band tunneling; silicon nanowires; strain engineering; surface tunneling transistor (STT); Tunnel FET; GATE; DEVICE;
D O I
10.1109/LED.2009.2018127
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this letter, we propose a lateral asymmetric strain profile in a silicon nanowire or ultrathin silicon film as a key technology booster for the performance of all-silicon Tunnel FETs. We demonstrate by simulation that a Gaussian tensile-strain profile with a maximum placed at the source side of a nanowire Tunnel FET with a 50-nm channel length provides an optimized solution for a low-standby-power switch. This leads to the following: 1) ultralow I-off (more than three decades lower than in the case of a device on uniformly strained silicon); 2) boosting of I-on (more than one decade higher compared to a silicon reference); and 3) an average subthreshold swing S-avg of 48 mV/dec at room temperature. Furthermore, the inherent finite drain threshold voltage of the Tunnel FET, which could be a disadvantage for logic design with Tunnel FETs, is exponentially reduced with the strain-induced bandgap shrinkage at the source side.
引用
收藏
页码:656 / 658
页数:3
相关论文
共 13 条
[1]   P-channel tunnel field-effect transistors down to sub-50 nm channel lengths [J].
Bhuwalka, KK ;
Born, M ;
Schindler, M ;
Schmidt, M ;
Sulima, T ;
Eisele, I .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2006, 45 (4B) :3106-3109
[2]   A new definition of threshold voltage in Tunnel FETs [J].
Boucart, Kathy ;
Ionescu, Adrian Mihai .
SOLID-STATE ELECTRONICS, 2008, 52 (09) :1318-1323
[3]   Double-gate tunnel FET with high-κ gate dielectric [J].
Boucart, Kathy ;
Mihai Ionescu, Adrian .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (07) :1725-1733
[4]   Organic-inorganic hybrid materials as solution processible gate insulator for organic thin film transistors [J].
Choi, Chaun Gi ;
Bae, Byeong-Soo .
ORGANIC ELECTRONICS, 2007, 8 (06) :743-748
[5]  
Hashemi P, 2008, INT EL DEVICES MEET, P865
[6]   High performance, uniaxially-strained, silicon and germanium, double-gate p-MOSFETs [J].
Krishnamohan, T. ;
Jungemann, C. ;
Kim, D. ;
Ungersboeck, E. ;
Selberherr, S. ;
Pham, A.-T. ;
Meinerzhagen, B. ;
Wong, P. ;
Nishi, Y. ;
Saraswat, K. C. .
MICROELECTRONIC ENGINEERING, 2007, 84 (9-10) :2063-2066
[7]   Bended gate-all-around nanowire MOSFET: a device with enhanced carrier mobility due to oxidation-induced tensile stress [J].
Moselund, K. E. ;
Dobrosz, P. ;
Olsen, S. ;
Pott, V. ;
De Michielis, L. ;
Tsamados, D. ;
Bouvet, D. ;
O'Neill, A. ;
Ionescu, A. M. .
2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, :191-+
[8]  
Pidin S, 2004, 2004 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, P54
[9]  
*SILV INT, 2006, ATL US MAN
[10]   Observation of metal-layer stress on Si nanowires in gate-all-around high-κ/metal-gate device structures [J].
Singh, N. ;
Fang, W. W. ;
Rustagi, S. C. ;
Budharaju, K. D. ;
Teo, Selin H. G. ;
Mohanraj, S. ;
Lo, G. Q. ;
Balasubramanian, N. ;
Kwong, D. L. .
IEEE ELECTRON DEVICE LETTERS, 2007, 28 (07) :558-561