A 2-1600-MHz CMOS clock recovery PLL with low-vdd capability

被引:77
作者
Larsson, P [1 ]
机构
[1] Bell Labs, Lucent Technol, Holmdel, NJ 07733 USA
关键词
frequency locked loops; frequency synthesizers; phase comparators; phase jitter; phase locked loops; phase noise; synchronization;
D O I
10.1109/4.808920
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A general-purpose phase-locked loop (PLL) with programmable bit rates is presented demonstrating that large frequency tuning range, large power supply range, and low jitter can be achieved simultaneously, The clock recovery architecture uses phase selection for automatic initial frequency capture. The large period jitter of conventional phase selection is eliminated through feedback phase selection. Digital control sequencing of the feedback enables accurate phase interpolation without the traditional need of analog circuitry, Circuit techniques enabling. low-Vdd operation of a PLL with differential delay stages are presented, Measurements show a PLL frequency range of 1-200 MHz at Vdd = 1.2 V linearly increasing to 2-1600 MHz at V/dd = 2.5 V, achieved in a standard process technology without low threshold voltage devices. Correct operation has been verified down to Vdd = 0.9 V, but the lower limit of differential operation with improved supply-noise rejection is estimated to be 1.1 V.
引用
收藏
页码:1951 / 1960
页数:10
相关论文
共 40 条