Dual-Material Double-Gate SOI n-MOSFET: Gate Misalignment Analysis

被引:41
作者
Sharma, Rupendra Kumar [1 ]
Gupta, Ritesh [1 ]
Gupta, Mridula [1 ]
Gupta, R. S. [1 ]
机构
[1] Univ Delhi S Campus, Dept Elect Sci, Semicond Devices Res Lab, New Delhi 110021, India
关键词
Drain current; dual-material double gate (DMDG); gate misalignment; subthreshold slope; threshold voltage; transconductance; 3-D ATLAS device simulation; THRESHOLD VOLTAGE MODEL; DEVICES; PLANAR; PERFORMANCE; FABRICATION; TRANSISTORS;
D O I
10.1109/TED.2009.2019695
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The dual-material double-gate (DMDG) silicon-on-insulator (SOI) metal-oxide-semiconductor field-effect transistor (MOSFET) is the leading contender for sub-100-nm devices because it utilizes the benefits of both double-gate and dual-material-gate structures. One major issue of concern in the DMDG-MOSFET is the alignment between the top and the bottom gate that critically influences the device performance. In this paper, we have investigated the effects of gate misalignment in the DMDG SOI n-MOSFET. In this regard, analytical modeling and extensive simulations have been carried out to analyze the gate misalignment effects on device performance like surface potential, electric field, threshold voltage, subthreshold slope, drain-induced barrier lowering, drain current, and transconductance. Considering the fact that gate misalignment can occur on any side of the gate, both source- and drain-side misalignments have been discussed. Analytical and simulated results are found to be in good agreement, which authenticate our proposed model for the DMDG structure.
引用
收藏
页码:1284 / 1291
页数:8
相关论文
共 32 条
  • [1] [Anonymous], 2003, ATLAS US MAN
  • [2] Controlling short-channel effects in deep-submicron SOI MOSFETs for improved reliability: A review
    Chaudhry, A
    Kumar, MJ
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2004, 4 (01) : 99 - 109
  • [3] A comprehensive analytical subthreshold swing (S) model for double-gate MOSFETs
    Chen, Q
    Agrawal, B
    Meindl, JD
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (06) : 1086 - 1090
  • [4] Deep submicrometer double-gate fully-depleted SOI PMOS devices: A concise short-channel effect threshold voltage model using a quasi-2D approach
    Chen, SS
    Kuo, JB
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1996, 43 (09) : 1387 - 1393
  • [5] A new two-dimensional analytical model for short-channel symmetrical dual-material double-gate metal-oxide-semiconductor field effect transistors
    Chiang, Te-Kuang
    Chen, Mei-Li
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (6A): : 3283 - 3290
  • [6] Planar double-gate SOI MOS devices:: Fabrication by wafer bonding over pre-patterned cavities and electrical characterization
    Chung, T. M.
    Olbrechts, B.
    Sodervall, U.
    Bengtsson, S.
    Flandre, D.
    Raskin, J. -P.
    [J]. SOLID-STATE ELECTRONICS, 2007, 51 (02) : 231 - 238
  • [7] Endoh T., 1999, T I ELECT INFORM C C, Vj82-C-II, P72
  • [8] Ultimately thin double-gate SOI MOSFETs
    Ernst, T
    Cristoloveanu, S
    Ghibaudo, G
    Ouisse, T
    Horiguchi, S
    Ono, Y
    Takahashi, Y
    Murase, K
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (03) : 830 - 838
  • [9] Frank D. J., 1992, International Electron Devices Meeting 1992. Technical Digest (Cat. No.92CH3211-0), P553, DOI 10.1109/IEDM.1992.307422
  • [10] Comparative analysis of the DC performance of DG MOSFETs on highly-doped and near-intrinsic silicon layers
    Jankovic, ND
    Armstrong, GA
    [J]. MICROELECTRONICS JOURNAL, 2004, 35 (08) : 647 - 653