Analysis of the Impact of Electrical and Timing Masking on Soft Error Rate Estimation in VLSI Circuits

被引:4
作者
Tsoumanis, Pelopidas [1 ]
Paliaroutis, Georgios Ioannis [1 ]
Evmorfopoulos, Nestor [1 ]
Stamoulis, George [1 ,2 ]
机构
[1] Univ Thessaly, Dept Elect & Comp Engn, Volos 38334, Greece
[2] Univ Thessaly, Dept Comp Sci, Lamia 35131, Greece
关键词
electrical masking; interconnection delay; Single Event Multiple Transients; Soft Error Rate; STA; TCAD; timing-masking; transient faults; SINGLE-EVENT TRANSIENTS; COMBINATIONAL LOGIC; PROPAGATION;
D O I
10.3390/technologies10010023
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Due to continuous CMOS technology downscaling, Integrated Circuits (ICs) have become more susceptible to radiation-induced hazards such as soft errors. Thus, to design radiation-hardened and reliable ICs, the Soft Error Rate (SER) estimation constitutes an essential procedure. An accurate SER evaluation is provided based on a SPICE-oriented electrical masking analysis, combined with a TCAD characterization process. Furthermore, the proposed work analyzes the effect of a Static Timing Analysis (STA) methodology and the actual interconnection delay on SER evaluation. An analysis of the generated Single Event Multiple Transients (SEMTs) and the circuit operating frequency that are related to the SER estimation is also discussed. Various benchmarks, synthesized utilizing a 45 nm and 15 nm technology, are employed, and the experimental results demonstrate the SER variation as the device node scales down.
引用
收藏
页数:16
相关论文
共 38 条
[31]   Soft error analysis on junctionless ringFET structures and junctionless ringFET-based inverter circuits using numerical device modeling [J].
Ramya, M. ;
Nagarajan, K. K. .
MICROELECTRONICS RELIABILITY, 2024, 162
[32]   Layout-Based Soft Error Rate Estimation Framework Considering Multiple Transient Faults-From Device to Circuit Level [J].
Huang, Hsuan-Ming ;
Wen, Charles H. -P. .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (04) :586-597
[33]   Aging-temperature-and-propagation induced pulse-broadening aware soft error rate estimation for nano-scale CMOS [J].
Yan, Aibin ;
Ling, Yafei ;
Yang, Kang ;
Chen, Zhili ;
Yi, Maoxiang .
2018 IEEE 27TH ASIAN TEST SYMPOSIUM (ATS), 2018, :86-91
[34]   Memory State Transient Analysis (MSTA): A New Soft Error Rate Measurement Method for CMOS Memory Elements Based on Stochastic Analysis [J].
Bota, Sebastia A. ;
Torrens, Gabriel ;
Verd, Jaume ;
Merino, Josep L. ;
Malagon-Perianez, Daniel ;
Segura, Jaume .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (06) :3353-3361
[35]   Propagation mechanism of single event transient and soft error rate analysis method based on four-value pulse parameters model [J].
Li Y. ;
Cai G. ;
Li T. ;
Yang H. .
Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2016, 38 (08) :2113-2121
[36]   A Novel Layout-Based Single Event Transient Injection Approach to Evaluate the Soft Error Rate of Large Combinational Circuits in Complimentary Metal-Oxide-Semiconductor Bulk Technology [J].
Du, Yankang ;
Chen, Shuming .
IEEE TRANSACTIONS ON RELIABILITY, 2016, 65 (01) :248-255
[37]   Geant4 Analysis of n-Si Nuclear Reactions From Different Sources of Neutrons and Its Implication on Soft-Error Rate [J].
Serre, S. ;
Semikh, S. ;
Uznanski, S. ;
Autran, J. L. ;
Munteanu, D. ;
Gasiot, G. ;
Roche, P. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (04) :714-722
[38]   Multi-Poisson process analysis of real-time soft-error rate measurements in bulk 65 nm and 40 nm SRAMs [J].
Moindjie, S. ;
Autran, J. L. ;
Munteanu, D. ;
Gasiot, G. ;
Roche, P. .
MICROELECTRONICS RELIABILITY, 2017, 76 :53-57