Analysis of the Impact of Electrical and Timing Masking on Soft Error Rate Estimation in VLSI Circuits

被引:4
作者
Tsoumanis, Pelopidas [1 ]
Paliaroutis, Georgios Ioannis [1 ]
Evmorfopoulos, Nestor [1 ]
Stamoulis, George [1 ,2 ]
机构
[1] Univ Thessaly, Dept Elect & Comp Engn, Volos 38334, Greece
[2] Univ Thessaly, Dept Comp Sci, Lamia 35131, Greece
关键词
electrical masking; interconnection delay; Single Event Multiple Transients; Soft Error Rate; STA; TCAD; timing-masking; transient faults; SINGLE-EVENT TRANSIENTS; COMBINATIONAL LOGIC; PROPAGATION;
D O I
10.3390/technologies10010023
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Due to continuous CMOS technology downscaling, Integrated Circuits (ICs) have become more susceptible to radiation-induced hazards such as soft errors. Thus, to design radiation-hardened and reliable ICs, the Soft Error Rate (SER) estimation constitutes an essential procedure. An accurate SER evaluation is provided based on a SPICE-oriented electrical masking analysis, combined with a TCAD characterization process. Furthermore, the proposed work analyzes the effect of a Static Timing Analysis (STA) methodology and the actual interconnection delay on SER evaluation. An analysis of the generated Single Event Multiple Transients (SEMTs) and the circuit operating frequency that are related to the SER estimation is also discussed. Various benchmarks, synthesized utilizing a 45 nm and 15 nm technology, are employed, and the experimental results demonstrate the SER variation as the device node scales down.
引用
收藏
页数:16
相关论文
共 37 条
[21]   Advanced Soft-Error-Rate (SER) Estimation with Striking-Time and Multi-Cycle Effects [J].
Huang, Ryan H-M ;
Wen, Charles H-P .
2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
[22]   Joint Effects of Aging and Process Variations on Soft Error Rate of Nano-Scale Digital Circuits [J].
Aghadadi, Mohammad Sajjad ;
Fazeli, Mahdi ;
Beitollahi, Hakem .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (01)
[23]   Microprocessor Soft Error Rate Prediction Based on Cache Memory Analysis [J].
Houssany, S. ;
Guibbaud, N. ;
Bougerol, A. ;
Leveugle, R. ;
Miller, F. ;
Buard, N. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (04) :980-987
[24]   Gate Resizing for Soft Error Rate Reduction in Nano-scale Digital Circuits Considering Process Variations [J].
Raji, Mohsen ;
Ghavami, Behnam ;
Pedram, Hossein .
2015 EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2015, :445-452
[25]   A METHOD FOR THE CALCULATION OF THE SOFT-ERROR RATE OF SUB-MU-M DYNAMIC LOGIC CMOS CIRCUITS [J].
JUHNKE, T ;
BRINGMANN, MP ;
KLAR, H .
QUALITY AND RELIABILITY ENGINEERING INTERNATIONAL, 1995, 11 (04) :263-268
[26]   Design as You See FIT: System-Level Soft Error Analysis of Sequential Circuits [J].
Holcomb, Daniel ;
Li, Wenchao ;
Seshia, Sanjit A. .
DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, :785-790
[27]   Impact of aging on the soft error rate of 6T SRAM for planar and bulk technologies [J].
Rousselin, T. ;
Hubert, G. ;
Regis, D. ;
Gatti, M. ;
Bensoussan, A. .
MICROELECTRONICS RELIABILITY, 2017, 76 :159-163
[28]   Statistical Analysis of Soft Error Rate in Digital Logic Design Including Process Variations [J].
Yao, Jian ;
Ye, Zuochang ;
Li, Miao ;
Li, Yanfeng ;
Schrimpf, R. D. ;
Fleetwood, D. M. ;
Wang, Yan .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (06) :2811-2817
[29]   Impact of total ionizing dose on the alpha-soft error rate in FDSOI 28 nm SRAMs [J].
Moindjie, S. ;
Munteanu, D. ;
Autran, J. L. ;
Malherbe, V. ;
Gasiot, G. ;
Roche, P. .
MICROELECTRONICS RELIABILITY, 2023, 150
[30]   Soft error analysis on junctionless ringFET structures and junctionless ringFET-based inverter circuits using numerical device modeling [J].
Ramya, M. ;
Nagarajan, K. K. .
MICROELECTRONICS RELIABILITY, 2024, 162