Analysis of the Impact of Electrical and Timing Masking on Soft Error Rate Estimation in VLSI Circuits

被引:4
|
作者
Tsoumanis, Pelopidas [1 ]
Paliaroutis, Georgios Ioannis [1 ]
Evmorfopoulos, Nestor [1 ]
Stamoulis, George [1 ,2 ]
机构
[1] Univ Thessaly, Dept Elect & Comp Engn, Volos 38334, Greece
[2] Univ Thessaly, Dept Comp Sci, Lamia 35131, Greece
关键词
electrical masking; interconnection delay; Single Event Multiple Transients; Soft Error Rate; STA; TCAD; timing-masking; transient faults; SINGLE-EVENT TRANSIENTS; COMBINATIONAL LOGIC; PROPAGATION;
D O I
10.3390/technologies10010023
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Due to continuous CMOS technology downscaling, Integrated Circuits (ICs) have become more susceptible to radiation-induced hazards such as soft errors. Thus, to design radiation-hardened and reliable ICs, the Soft Error Rate (SER) estimation constitutes an essential procedure. An accurate SER evaluation is provided based on a SPICE-oriented electrical masking analysis, combined with a TCAD characterization process. Furthermore, the proposed work analyzes the effect of a Static Timing Analysis (STA) methodology and the actual interconnection delay on SER evaluation. An analysis of the generated Single Event Multiple Transients (SEMTs) and the circuit operating frequency that are related to the SER estimation is also discussed. Various benchmarks, synthesized utilizing a 45 nm and 15 nm technology, are employed, and the experimental results demonstrate the SER variation as the device node scales down.
引用
收藏
页数:16
相关论文
共 50 条
  • [1] On the Impact of Electrical Masking and Timing Analysis on Soft Error Rate Estimation in Deep Submicron Technologies
    Tsoumanis, Pelopidas
    Paliaroutis, Georgios-Ioannis
    Evmorfopoulos, Nestor
    Stamoulis, George
    34TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT 2021), 2021,
  • [2] Accurate estimation of soft error rate (SER) in VLSI circuits
    Maheshwari, A
    Koren, I
    Burleson, W
    19TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2004, : 377 - 385
  • [3] Partial error masking to reduce soft error failure rate in logic circuits
    Mohanram, K
    Touba, NA
    18TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2003, : 433 - 440
  • [4] Soft error rate estimation of combinational circuits based on vulnerability analysis
    Raji, Mohsen
    Pedram, Hossein
    Ghavami, Behnam
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2015, 9 (06): : 311 - 320
  • [5] COSMIC-RAY INDUCED SOFT ERROR RATE IN VLSI CIRCUITS
    SAIHALASZ, GA
    IEEE ELECTRON DEVICE LETTERS, 1983, 4 (06) : 172 - 174
  • [6] ALPHA-PARTICLE-INDUCED SOFT ERROR RATE IN VLSI CIRCUITS
    SAIHALASZ, GA
    WORDEMAN, MR
    DENNARD, RH
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1982, 29 (04) : 725 - 731
  • [7] Soft error rate analysis for combinational logic using an accurate electrical masking model
    Wang, Feng
    Xie, Yuan
    Rajaraman, R.
    Vaidyanathan, B.
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 165 - +
  • [8] Soft Error Rate Analysis for Combinational Logic Using an Accurate Electrical Masking Model
    Wang, Feng
    Xie, Yuan
    IEEE TRANSACTIONS ON DEPENDABLE AND SECURE COMPUTING, 2011, 8 (01) : 137 - 146
  • [9] MASkIt: Soft Error Rate Estimation for Combinational Circuits
    Anglada, Marti
    Canal, Ramon
    Aragon, Juan L.
    Gonzalez, Antonio
    PROCEEDINGS OF THE 34TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2016, : 614 - 621
  • [10] Impact of process variation on soft error vulnerability for nanometer VLSI circuits
    Ding, Q
    Luo, R
    Xie, Y
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 1023 - 1026