Fast Structure-Aware Direct Time-Domain Finite-Element Solver for the Analysis of Large-Scale On-Chip Circuits

被引:7
作者
Lee, Woochan [1 ]
Jiao, Dan [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
来源
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY | 2015年 / 5卷 / 10期
基金
美国国家科学基金会;
关键词
DC analysis; fast solvers; on-chip circuits; on-die power grids; time-domain finite-element method (TDFEM); transient analysis; REDUCTION-RECOVERY METHOD; SIMULATION;
D O I
10.1109/TCPMT.2015.2472403
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A fast time-domain finite-element algorithm is developed for the analysis and the design of very large-scale on-chip circuits. The structure specialty of on-chip circuits, such as Manhattan geometry and layered permittivity, is preserved in the proposed algorithm. As a result, the large-scale matrix solution encountered in the 3-D circuit analysis is turned into a simple scaling of the solution of a small 1-D tridiagonal matrix, which can be obtained in linear (optimal) complexity with negligible cost. Furthermore, the time step size is not sacrificed, and the total number of time steps to be simulated is also significantly reduced, thus achieving a total cost reduction in the CPU time. Applications to the simulation of very large-scale on-chip circuit structures on a single core have demonstrated the superior performance of the proposed method.
引用
收藏
页码:1477 / 1487
页数:11
相关论文
共 18 条
[1]   Waveform Relaxation Time Domain Solver for Subsystem Arrays [J].
Antonini, Giulio ;
Ruehli, Albert E. .
IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2010, 33 (04) :760-768
[2]   Time-Domain Orthogonal Finite-Element Reduction-Recovery Method for Electromagnetics-Based Analysis of Large-Scale Integrated Circuit and Package Problems [J].
Chen, Duo ;
Jiao, Dan .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (08) :1138-1149
[3]   A time-domain layered finite element reduction recovery (LAFE-RR) method for high-frequency VLSI design [J].
Gan, Houle ;
Jiao, Dan .
IEEE TRANSACTIONS ON ANTENNAS AND PROPAGATION, 2007, 55 (12) :3620-3629
[4]   Hierarchical Finite-Element Reduction-Recovery Method for Large-Scale Transient Analysis of High-Speed Integrated Circuits [J].
Gan, Houle ;
Jiao, Dan .
IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2010, 33 (01) :276-284
[5]   A Fast-Marching Time-Domain Layered Finite-Element Reduction-Recovery Method for High-Frequency VLSI Design [J].
Gan, Houle ;
Jiao, Dan .
IEEE TRANSACTIONS ON ANTENNAS AND PROPAGATION, 2009, 57 (02) :577-581
[6]   Transient Chip-Package Cosimulation of Multiscale Structures Using the Laguerre-FDTD Scheme [J].
Ha, Myunghyun ;
Srinivasan, Krishna ;
Swaminathan, Madhavan .
IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2009, 32 (04) :816-830
[7]  
He Q, 2013, IEEE C ELECTR PERFOR, P219, DOI 10.1109/EPEPS.2013.6703503
[8]   Explicit Time-Domain Finite-Element Method Stabilized for an Arbitrarily Large Time Step [J].
He, Qing ;
Gan, Houle ;
Jiao, Dan .
IEEE TRANSACTIONS ON ANTENNAS AND PROPAGATION, 2012, 60 (11) :5240-5250
[9]  
Jain J., 2007, 357 PURD U DEP EL CO
[10]  
Jiao D., 2002, FINITE ELEMENT METHO, P529