Two novel inverter-based ternary full adder cells using CNFETs for energy-efficient applications

被引:15
作者
Salehabad, Iman Mahmoudi [1 ]
Navi, Keivan [2 ]
Hosseinzadeh, Mehdi [3 ,4 ]
机构
[1] Islamic Azad Univ, Dept Comp Engn, Sci & Res Branch, Tehran, Iran
[2] Shahid Beheshti Univ, Fac Comp Sci & Engn, GC, Tehran, Iran
[3] Iran Univ Med Sci, Hlth Management & Econ Res Ctr, Tehran, Iran
[4] Univ Human Dev, Comp Sci, Sulaymaniyah, Iraq
关键词
Nanoelectronics; Inverter; Ternary; Carbon Nanotube Field Effect Transistor; Multiple Valued Logic; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; DEVICE MODEL; LOW-POWER; DESIGN; LOGIC; CIRCUITS;
D O I
10.1080/00207217.2019.1636306
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Carbon nanotube field effect transistors (CNFETs) exhibit great promise and extensions to silicon MOSFET due to their excellent electronic properties and extremely small size. Implementable CNFET circuits have operational characteristics to approach the advantage of using multiple-valued logic (MVL) in voltage mode. In MVL implementation computation for the system will be faster than the binary system with improved density of digital circuits. This paper presents two novel 1-bit inverter-based ternary full adder cells which second design cell uses only 37 CNFET transistors in its structure. These designs have been proposed using a new definition of Majority-not based full adder, and are compared to the other adders based on power consumption, speed and power-delay product (PDP). Proposed designs are evaluated using simulation run on HSPICE with 32 nm CNFET standard technology under various operational conditions, including different supply voltages, output load variation and different operating temperatures. According to simulation results, all proposed ternary full adder designs in compare to the state of the art circuits in literature have been demonstrated up to 81% and 80%, respectively, improvement in power consumption and PDP.
引用
收藏
页码:82 / 98
页数:17
相关论文
共 27 条
[1]   Electron transport and velocity oscillations in a carbon nanotube [J].
Akturk, Akin ;
Pennington, Gary ;
Goldsman, Neil ;
Wickenden, Alma .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2007, 6 (04) :469-474
[2]  
Butler J.T., 1991, MULTIPLE VALUED LOGI
[3]  
Deng J., 2007, Device Modeling and Circuit Performance Evaluation for Nanoscale Devices
[4]   A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application - Part II: Full device model and circuit performance benchmarking [J].
Deng, Jie ;
Wong, H. -S. Philip .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) :3195-3205
[5]   A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application - Part I: Model of the intrinsic channel region [J].
Deng, Jie ;
Wong, H. -S. Philip .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) :3186-3194
[6]   Modeling SWCNT Bandgap and Effective Mass Variation Using a Monte Carlo Approach [J].
El Shabrawy, Karim ;
Maharatna, Koushik ;
Bagnall, Darren ;
Al-Hashimi, Bashir M. .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2010, 9 (02) :184-193
[7]   Device model for ballistic CNFETs using the first conducting band [J].
Hashempour, Hamidreza ;
Lombardi, Fabrizio .
IEEE DESIGN & TEST OF COMPUTERS, 2008, 25 (02) :178-186
[8]  
Hull R., 2009, NANO ERA MOORES LAW
[9]  
Javey A., 2013, CARBON NANOTUBE ELEC
[10]   A Novel CNTFET-based Ternary Full Adder [J].
Keshavarzian, Peiman ;
Sarikhani, Rahil .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (03) :665-679