Stack Effect and Logic Restructing on High Fan-in FinFETs Logic Gates

被引:0
|
作者
Jayapal, Senthilkumar [1 ]
Sigundey, Janani Sainath [2 ,3 ]
Wu, Yipin [1 ]
Tsai, Erict [1 ]
机构
[1] MediaTek Singapore Ltd, Design Technol Silicon Realizat Dept, Singapore, Singapore
[2] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore, Singapore
[3] TUM, Singapore, Singapore
关键词
finFETs sizing; stack effect; logic restructuring;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper we discuss the properties of FinFETs with regards to device width quantization, stack effect, logic restructuring, in contrast to the conventional planar MOSFETs. We analyzed stack effect and proposed a device sizing and logic restructuring co-design approach and found that there is no stack effect among FinFETs. We experimented both proposed and conventional logic method using industrial 7nm FinFET and achieved an area reduction by 37.5%, power reduced by 57% for the proposed method when compared to the conventional logic method. But this comes with a delay penalty of 42.2%. Since no stack effect can be observed with FinFETs we have also proposed high Fan-in gates structure and achieved a reduction in input capacitance, which was not considered in planar MOSFETs due to high input capacitance. Also, we proposed a design flow for FinFETs.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Reduction of variation and leakage in wide fan-in OR Logic domino gate
    Kumar, Ankur
    Nagaria, R. K.
    INTEGRATION-THE VLSI JOURNAL, 2023, 89 : 229 - 240
  • [22] Energy and fan-in of logic circuits computing symmetric Boolean functions
    Suzuki, Akira
    Uchizawa, Kei
    Zhou, Xiao
    THEORETICAL COMPUTER SCIENCE, 2013, 505 : 74 - 80
  • [23] BIT ERROR RATE OF OPTICAL LOGIC - FAN-IN, THRESHOLD, AND CONTRAST
    STIRK, CW
    APPLIED OPTICS, 1992, 31 (26): : 5632 - 5641
  • [24] Strained SiGe and Si FinFETs for High Performance Logic with SiGe/Si stack on SOI
    Ok, I.
    Akarvardar, K.
    Lin, S.
    Baykan, M.
    Young, C. D.
    Hung, P. Y.
    Rodgers, M. P.
    Bennett, S.
    Stamper, H. O.
    Franca, D. L.
    Yum, J.
    Nadeau, J. P.
    Hobbs, C.
    Kirsch, P.
    Majhi, P.
    Jammy, R.
    2010 INTERNATIONAL ELECTRON DEVICES MEETING - TECHNICAL DIGEST, 2010,
  • [25] Short Complete Fault Detection Tests for Logic Networks with Fan-In Two
    Popkov K.A.
    Journal of Applied and Industrial Mathematics, 2019, 13 (1) : 118 - 131
  • [26] Design of enhanced differential cascode voltage switch logic (EDCVSL) circuits for high fan-in gate
    Kang, DW
    Kim, YB
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 309 - 313
  • [27] A NBTI Tolerant Technique for FinFET Based Wide Fan-In Dynamic Logic
    Mahor, Vikas
    Pattanaik, Manisha
    2017 CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY (CICT), 2017,
  • [28] THE EFFECT OF LOGIC CELL CONFIGURATION, GATELENGTH, AND FAN-OUT ON THE PROPAGATION DELAYS OF GAAS-MESFET LOGIC GATES
    NAMORDI, MR
    DUNCAN, WM
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1982, 29 (03) : 402 - 410
  • [29] Low power and high performance circuit techniques for high fan-in dynamic gates
    Yang, G
    Wang, ZD
    Kang, SM
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 421 - 424
  • [30] LOGIC DESIGN AUTOMATION OF MOS COMBINATIONAL NETWORKS WITH FAN-IN, FAN-OUT CONSTRAINTS.
    El-ziq, Yacoub M.
    1978, : 240 - 249