Stack Effect and Logic Restructing on High Fan-in FinFETs Logic Gates

被引:0
|
作者
Jayapal, Senthilkumar [1 ]
Sigundey, Janani Sainath [2 ,3 ]
Wu, Yipin [1 ]
Tsai, Erict [1 ]
机构
[1] MediaTek Singapore Ltd, Design Technol Silicon Realizat Dept, Singapore, Singapore
[2] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore, Singapore
[3] TUM, Singapore, Singapore
关键词
finFETs sizing; stack effect; logic restructuring;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper we discuss the properties of FinFETs with regards to device width quantization, stack effect, logic restructuring, in contrast to the conventional planar MOSFETs. We analyzed stack effect and proposed a device sizing and logic restructuring co-design approach and found that there is no stack effect among FinFETs. We experimented both proposed and conventional logic method using industrial 7nm FinFET and achieved an area reduction by 37.5%, power reduced by 57% for the proposed method when compared to the conventional logic method. But this comes with a delay penalty of 42.2%. Since no stack effect can be observed with FinFETs we have also proposed high Fan-in gates structure and achieved a reduction in input capacitance, which was not considered in planar MOSFETs due to high input capacitance. Also, we proposed a design flow for FinFETs.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] An improved noise-tolerant domino logic circuit for high fan-in gates
    Moradi, F
    Peiravi, A
    17TH ICM 2005: 2005 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2005, : 116 - 121
  • [2] ;m Low Leakage and High Performance Dynamic Logic Wide Fan-in Gates
    Koshy, Lidiya Mariam
    Chandran, Jyothish
    2014 ANNUAL INTERNATIONAL CONFERENCE ON EMERGING RESEARCH AREAS: MAGNETICS, MACHINES AND DRIVES (AICERA/ICMMD), 2014,
  • [3] High fan-in differential current mirror logic
    Tsiatouhas, Yiorgos
    Arapoyanni, Angela
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3894 - +
  • [4] Performance evaluation of domino logic circuits for wide fan-in gates with FinFET
    Ajay Kumar Dadoria
    Kavita Khare
    Uday Panwar
    Anita Jain
    Microsystem Technologies, 2018, 24 : 3341 - 3348
  • [5] Improved domino logic circuits and its application in wide fan-in OR gates
    Bansal D.
    Nagar B.C.
    Singh B.P.
    Kumar A.
    Micro and Nanosystems, 2020, 12 (01) : 58 - 67
  • [6] FAN-IN RESTRICTIONS IN LOGIC CIRCUITS
    ZISSOS, D
    DUNCAN, FG
    PROCEEDINGS OF THE INSTITUTION OF ELECTRICAL ENGINEERS-LONDON, 1971, 118 (02): : 321 - &
  • [7] Performance evaluation of domino logic circuits for wide fan-in gates with FinFET
    Dadoria, Ajay Kumar
    Khare, Kavita
    Panwar, Uday
    Jain, Anita
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2018, 24 (08): : 3341 - 3348
  • [8] A Novel Delay Minimization Technique for Low LeakageWide Fan-In Domino Logic Gates
    Chouhan, Akanksha
    Mahor, Vikas
    Pattanaik, Manisha
    2012 5TH INTERNATIONAL CONFERENCE ON COMPUTERS AND DEVICES FOR COMMUNICATION (CODEC), 2012,
  • [9] Low leakage domino logic circuit for wide fan-in gates using CNTFET
    Garg, Sandeep
    Gupta, Tarun K.
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (02) : 163 - 173
  • [10] High performance dynamic logic incorporating gate voltage controlled keeper structure for wide fan-in gates
    Jung, SO
    Kang, SM
    ELECTRONICS LETTERS, 2002, 38 (16) : 852 - 853