Stress evolution mechanism and thermo-mechanical reliability analysis of copper-filled TSV interposer

被引:11
作者
Chen, Yuan [1 ,2 ]
Su, Wei [2 ]
Huang, Hong-Zhong [1 ]
Lai, Ping [2 ]
Lin, Xiao-Ling [2 ]
Chen, Si [2 ]
机构
[1] Univ Elect Sci & Technol China, Ctr Syst Reliabil & Safety, Sch Mech & Elect Engn, Chengdu 611731, Sichuan, Peoples R China
[2] Minist Ind & Informat Technol, Elect Res Inst 5, Sci & Technol Reliabil Phys & Applicat Elect Comp, Guangzhou 510610, Guangdong, Peoples R China
来源
EKSPLOATACJA I NIEZAWODNOSC-MAINTENANCE AND RELIABILITY | 2020年 / 22卷 / 04期
关键词
Through silicon vias; thermo-mechanical reliability; failure mechanism; finite element analysis; 3D integrated packaging; thermal cycling experiment; THROUGH-SILICON; FAILURE-MECHANISM; CU; TECHNOLOGY; PREDICTION; IMPACT;
D O I
10.17531/ein.2020.4.14
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Through silicon via (TSV) has become one of the key emerging trends of three-dimensional (3D) packages, as it can realize vertically interconnect between stacked-dies. Due to large mismatch in thermal expansion coefficients (CTE) between the copper via and the silicon, significant mechanical stresses are induced at the interfaces when TSV structure is subjected to thermal stresses, which would greatly affect the reliability and electrical performance of TSV 3D device. In this paper, the relationship between the state of stresses and failure of TSV had been explored by combining finite element model simulation (FEM) and failure physical analysis. The position of the maximum stress of the TSV structure was obtained by FEM analysis. The relationship of stress and displacement change with temperature was also studied. And a thermal cycling experiment was conducted to validate the simulation results. Physical failure analysis after thermal cycling experiment was used to verify the degradation mechanise predicted by thermo-mechanical simulation.
引用
收藏
页码:705 / 714
页数:10
相关论文
共 32 条
  • [1] Altmann F., 2015, GEOPHYS J INT, V189, P1237, DOI [10.1111/j.1365-246X.2012.05392.x., DOI 10.1111/J.1365-246X.2012.05392.X]
  • [2] Innovative Failure Analysis Techniques for 3-D Packaging Developments
    Altmann, Frank
    Petzold, Matthias
    [J]. IEEE DESIGN & TEST, 2016, 33 (03) : 46 - 55
  • [3] Intermetallic compounds in 3D integrated circuits technology: a brief review
    Annuar, Syahira
    Mahmoodian, Reza
    Hamdi, Mohd
    Tu, King-Ning
    [J]. SCIENCE AND TECHNOLOGY OF ADVANCED MATERIALS, 2017, 18 (01) : 693 - 703
  • [4] FEM ANALYSIS OF PRESSURE VESSEL WITH AN INVESTIGATION OF CRACK GROWTH ON CYLINDRICAL SURFACE
    Balac, Martina
    Grbovic, Aleksandar
    Petrovic, Aleksandar
    Popovic, Vladimir
    [J]. EKSPLOATACJA I NIEZAWODNOSC-MAINTENANCE AND RELIABILITY, 2018, 20 (03): : 378 - 386
  • [5] The 3-D Interconnect Technology Landscape
    Beyne, Eric
    [J]. IEEE DESIGN & TEST, 2016, 33 (03) : 8 - 20
  • [6] Lock-In-Thermography, Photoemission, and Time-Resolved GHz Acoustic Microscopy Techniques for Nondestructive Defect Localization in TSV
    Brand, Sebastian
    Altmann, Frank
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (05): : 735 - 744
  • [7] Measurement of stresses in Cu and Si around through-silicon via by synchrotron X-ray microdiffraction for 3-dimensional integrated circuits
    Budiman, A. S.
    Shin, H. -A. -S.
    Kim, B. -J.
    Hwang, S. -H.
    Son, H. -Y.
    Suh, M. -S.
    Chung, Q. -H.
    Byun, K. -Y.
    Tamura, N.
    Kunz, M.
    Joo, Y. -C.
    [J]. MICROELECTRONICS RELIABILITY, 2012, 52 (03) : 530 - 533
  • [8] Reliability Evaluation of Copper (Cu) Through-Silicon Vias (TSV) Barrier and Dielectric Liner by Electrical Characterization and Physical Failure Analysis (PFA)
    Chan, Jiawei Marvin
    Tan, Chuan Seng
    Lee, Kheng Chooi
    Cheng, Xu
    Kanert, Werner
    [J]. 2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 73 - 79
  • [9] FATIGUE LIFE PREDICTION OF A RADIAL CYLINDRICAL ROLLER BEARING SUBJECTED TO A COMBINED LOAD USING FEM
    Chudzik, Agnieszka
    Warda, Bogdan
    [J]. EKSPLOATACJA I NIEZAWODNOSC-MAINTENANCE AND RELIABILITY, 2020, 22 (02): : 212 - 220
  • [10] Experimental Insights Into Thermal Dissipation in TSV-Based 3-D Integrated Circuits
    Coudrain, Perceval
    Souare, Papa Momar
    Prieto, Rafael
    Fiori, Vincent
    Farcy, Alexis
    Le Pailleur, Laurent
    Colonna, Jean-Philippe
    Santos, Cristiano
    Vivet, Pascal
    Ben-Jamaa, Haykel
    Dutoit, Denis
    de Crecy, Francois
    Dumas, Sylvain
    Chancel, Christian
    Lattard, Didier
    Cheramy, Severine
    [J]. IEEE DESIGN & TEST, 2016, 33 (03) : 21 - 36