A Near-Threshold 480 MHz 78 μW All-Digital PLL With a Bootstrapped DCO

被引:42
作者
Ho, Yingchieh [1 ]
Yang, Yu-Sheng
Chang, ChiaChi [2 ]
Su, Chauchin [3 ]
机构
[1] Natl Dong Hwa Univ, Dept Elect Engn, Hualien 97401, Taiwan
[2] Natl Chiao Tung Univ, Hsinchu, Taiwan
[3] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
All-digital phase-locked loop (ADPLL); bootstrapped circuit; energy-efficient design; low-power; low-voltage; near-threshold circuit; PHASE-LOCKED-LOOP; INTRABODY COMMUNICATION;
D O I
10.1109/JSSC.2013.2280409
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a near-threshold low-power all-digital PLL (ADPLL). It includes a 9-bit bootstrapped DCO (BDCO) to reduce supply voltage and power consumption, a weighted thermometer-controlled resistor network (WTRN) to achieve high linearity, and a 4-bit sigma-delta modulator to improve the resolution through dithering. The ADPLL is fabricated in a 90 nm SPRVT low-K CMOS process with a core area of 0.057 mm(2). The measured results demonstrate that the bootstrapped ring oscillator (BTRO) oscillates at 602 MHz under a supply of 0.5 V and consumes 49.1 mu W. The ADPLL operates at 480 MHz (48 MHz) with a power consumption of 78 mu W (2.4 mu W) under a supply voltage of 0.5 V (0.25 V).
引用
收藏
页码:2805 / 2814
页数:10
相关论文
共 27 条
[1]  
[Anonymous], 2000, UNIVERSAL SERIAL BUS
[2]  
[Anonymous], 2006, INT TECHNOLOGY ROADM
[3]  
Chen M. C., 2004, IEEE INSTR MEAS TECH, P1023
[4]  
CHEN MC, 2009, P AS SOL STAT CIRC C, P89
[5]   A 0.5-V 0.42.24-GHz Inductorless Phase-Locked Loop in a System-on-Chip [J].
Cheng, Kuo-Hsing ;
Tsai, Yu-Chang ;
Lo, Yu-Lung ;
Huang, Jing-Shiuan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (05) :849-859
[6]  
Do-Hwan Oh, 2007, 2007 IEEE International Solid-State Circuits Conference (IEEE Cat. No.07CH37858), P222
[7]   A high-resolution CMOS time-to-digital converter utilizing a Vernier delay line [J].
Dudek, P ;
Szczepanski, S ;
Hatfield, JV .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (02) :240-247
[8]  
Jain S., 2012, 2012 IEEE International Solid-State Circuits Conference (ISSCC), P66, DOI 10.1109/ISSCC.2012.6176932
[9]   A 700-μA 405-MHz All-Digital Fractional-N Frequency-Locked Loop for ISM Band Applications [J].
Khalil, Waleed ;
Shashidharan, Sridhar ;
Copani, Tino ;
Chakraborty, Sudipto ;
Kiaei, Sayfe ;
Bakkaloglu, Bertan .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2011, 59 (05) :1319-1326
[10]   Design procedure for all-digital phase-locked loops based on a charge-pump phase-locked-loop analogy [J].
Kratyuk, Volodymyr ;
Hanumolu, Pavan Kumar ;
Moon, Un-Ku ;
Mayaram, Kartikeya .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (03) :247-251