A Power-Supply Noise aware Dynamic Timing Analysis methodology, based on a Statistical Prediction Engine

被引:0
|
作者
Tsiampas, Michael [1 ,2 ]
Evmorfopoulos, Nestor [2 ]
Daloukas, Konstantis [1 ]
Moondanos, John [2 ]
Stamoulis, Georgios [2 ]
机构
[1] Helic Inc, 2350 Mission Coll Blvd, Santa Clara, CA 95054 USA
[2] Univ Thessaly, Dept Elect & Comp Engn, Volos, Greece
来源
2018 13TH INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2018) | 2018年
关键词
Static Timing Analysis; Dynamic Timing Analysis; Power Supply Noise; Voltage-Drop; Dynamic Simulation; submicron design;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
As technologies continue to shrink, industry seeks even faster ultra-low power ICs, requiring more accurate estimation of the worst case delay. Although traditional Static Timing Analysis (STA) methods incorporate data regarding interconnects and noise over power supply networks, they are still considered to be overly pessimistic. The only way to accurately capture dynamic effects in the estimation of the worst case delay is through Dynamic Timing Analysis (DTA). In this paper we propose a novel methodology to precisely estimate a tight upper bound of the worst case delay, using Extreme Value Theory on the results of voltage drop-aware simulation.
引用
收藏
页数:6
相关论文
共 17 条
  • [1] Statistical Timing Analysis Considering Spatially and Temporally Correlated Dynamic Power Supply Noise
    Enami, Takashi
    Ninomiya, Shinyu
    Hashimoto, Masanori
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (04) : 541 - 553
  • [2] Statistical Timing Analysis Considering Spatially and Temporally Correlated Dynamic Power Supply Noise
    Enami, Takashi
    Ninomiya, Shinyu
    Hashimoto, Masanori
    ISPD'08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2008, : 160 - 167
  • [3] Power-Supply-Noise-Aware Timing Analysis and Test Pattern Regeneration
    Han, Cheng-Yu
    Li, Yu-Ching
    Kan, Hao-Tien
    Li, James Chien-Mo
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2016, E99A (12) : 2320 - 2327
  • [4] Impact of power-supply noise on timing in high-frequency microprocessors
    Saint-Laurent, M
    Swaminathan, M
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2004, 27 (01): : 135 - 144
  • [5] Dynamic power-supply and well noise measurements and analysis for low power body biased circuits
    Shimazaki, K
    Nagata, M
    Okumoto, T
    Hirano, S
    Tsujikawa, H
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 589 - 596
  • [6] Statistical power supply dynamic noise prediction in hierarchical power grid and package networks
    Graziano, M.
    Piccinini, G.
    INTEGRATION-THE VLSI JOURNAL, 2008, 41 (04) : 524 - 538
  • [7] Simulation Based Framework for Accurately Estimating Dynamic Power-Supply Noise and Path Delay
    Rao, Sushmita Kadiyala
    Robucci, Ryan
    Patel, Chintan
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (01): : 125 - 147
  • [8] Simulation Based Framework for Accurately Estimating Dynamic Power-Supply Noise and Path Delay
    Sushmita Kadiyala Rao
    Ryan Robucci
    Chintan Patel
    Journal of Electronic Testing, 2014, 30 : 125 - 147
  • [9] Decoupling capacitance allocation and its application to power-supply noise-aware floorplanning
    Zhao, SY
    Roy, K
    Koh, CK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (01) : 81 - 92
  • [10] Variation-Aware False Path Analysis Based on Statistical Dynamic Timing Analysis
    Jung, Jongyoon
    Kim, Taewhan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (11) : 1684 - 1697