A 12-Bit 100-MS/s Subrange SAR ADC With a Foreground Offset Tracking Calibration Scheme

被引:16
作者
Chung, Yung-Hui [1 ]
Hsu, Ya-Mien [1 ]
机构
[1] Natl Taiwan Univ Sci & Technol, Dept Elect & Comp Engn, Taipei 106, Taiwan
关键词
Analog-to-digital converter (ADC); digital-to-analog converter (DAC); offset calibration; subrange ADC; successive approximation register (SAR);
D O I
10.1109/TCSII.2018.2876874
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a 12-bit successive approximation register (SAR) analog-to-digital converter (ADC). The subrange SAR ADC architecture is applied to achieve 100-MS/s. A foreground offset tracking scheme is proposed to reduce the offset deviation between the coarse and fine ADCs. A simple binary-window digital-to-analog converter switching scheme is applied to maintain both the signal-to-noise-and-distortion ratio (SNDR) and spurious-free dynamic range (SFDR). The prototype SAR ADC was implemented using a 65-nm CMOS technology. At 100MS/s, it consumed a total power of 1.9 mW from a 1.2-V supply. The measured differential nonlinearity and integral nonlinearity were -0.8/+1.6 LSB and -1.2/+1.2 LSB, respectively. The peak SNDR and SFDR were 61.5 dB and 81 dB, respectively. At the Nyquist rate, the measured effective number of bits was 9.8, which is equivalent to a figure-of-merit of 21.3 fJ/conversion-step.
引用
收藏
页码:1094 / 1098
页数:5
相关论文
共 15 条
[1]  
Chang KH, 2016, IEEE ASIAN SOLID STA, P157, DOI 10.1109/ASSCC.2016.7844159
[2]   A 1-GS/s 6-Bit Two-Channel Two-Step ADC in 0.13-μm CMOS [J].
Chen, Hung-Wei ;
Chen, I-Ching ;
Tseng, Huan-Chieh ;
Chen, Hsin-Shu .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (11) :3051-3059
[3]   Design and Experimental Verification of a Power Effective Flash-SAR Subranging ADC [J].
Chio, U-Fat ;
Wei, He-Gong ;
Zhu, Yan ;
Sin, Sai-Weng ;
U, Seng-Pan ;
Martins, R. P. ;
Maloberti, Franco .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (08) :607-611
[4]   A 12-bit 10-MS/s SAR ADC with a binary-window DAC switching scheme in 180-nm CMOS [J].
Chung, Yung-Hui ;
Yen, Chia-Wei ;
Tsai, Pei-Kang .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (04) :748-763
[5]   An 11-bit 100-MS/s Subranged-SAR ADC in 65-nm CMOS [J].
Chung, Yung-Hui ;
Yen, Chia-Wei .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) :3434-3443
[6]   AN 8-MHZ CMOS SUBRANGING 8-BIT A/D CONVERTER [J].
DINGWALL, AGF ;
ZAZZU, V .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (06) :1138-1143
[7]  
HONG ZN, 2010, IEEE ISSCC, P386
[8]   A 0.3-V 0.705-fJ/Conversion-Step 10-bit SAR ADC With a Shifted Monotonic Switching Procedure in 90-nm CMOS [J].
Hsieh, Sung-En ;
Hsieh, Chih-Cheng .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (12) :1171-1175
[9]   A CMOS 6-Bit 16-GS/s Time-Interleaved ADC Using Digital Background Calibration Techniques [J].
Huang, Chun-Cheng ;
Wang, Chung-Yi ;
Wu, Jieh-Tsorng .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) :848-858
[10]   Analysis of Nonideal Behaviors Based on INL/DNL Plots for SAR ADCs [J].
Huang, Chun-Po ;
Ting, Hsin-Wen ;
Chang, Soon-Jyh .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2016, 65 (08) :1804-1817