Timing Analysis of Tasks on Runtime Reconfigurable Processors

被引:9
作者
Damschen, Marvin [1 ]
Bauer, Lars [1 ]
Henkel, Joerg [1 ]
机构
[1] Karlsruhe Inst Technol, Chair Embedded Syst, D-76131 Karlsruhe, Germany
关键词
Custom instructions (CIs); real time; reconfigurable processors; timing analysis; timing anomaly; worst case execution time (WCET); INSTRUCTIONS;
D O I
10.1109/TVLSI.2016.2572304
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Real-time embedded systems need to be analyzable for timing guarantees. Despite significant scientific advances, however, timing analysis lags years behind current microarchitectures with out-of-order scheduling pipelines, several hardware threads, and multiple (shared) cache layers. To satisfy the increasing performance demands, analyzable performance features are required. We propose a novel timing analysis approach to introduce runtime reconfigurable instruction set processors as one way to escape the scarcity of analyzable performance while preserving the flexibility of the system. We introduce extensions to the state-of-the-art Integer linear programming (ILP)-based program path analysis for computing precise worst case time bounds in the presence of the widely used technique to continue processor execution during reconfiguration by emulating not yet reconfigured custom instructions (CIs) in software. We identify and safely bound a timing anomaly of runtime reconfiguration, where executing faster than worst case time during reconfiguration extends the execution time of the whole program. Stalling the processor during reconfiguration (easier to analyze but not state-of-the-art for reconfigurable processors) is not required in our approach. Finally, we show the precision of our analysis on a complex multimedia application with multiple reconfigurable CIs for several hardware parameters and give advice on how to deal with reconfiguration delay under timing guarantees.
引用
收藏
页码:294 / 307
页数:14
相关论文
共 38 条
[1]   RECONOS: AN OPERATING SYSTEM APPROACH FOR RECONFIGURABLE COMPUTING [J].
Agne, Andreas ;
Happe, Markus ;
Keller, Ariane ;
Luebbers, Enno ;
Plattner, Bernhard ;
Platzner, Marco ;
Plessl, Christian .
IEEE MICRO, 2014, 34 (01) :60-71
[2]   An Approach to Manage Reconfigurations and Reduce Area Cost in Hard Real-Time Reconfigurable Systems [J].
Antonio Clemente, Juan ;
Resano, Javier ;
Mozos, Daniel .
ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2014, 13 (04)
[3]   Building Timing Predictable Embedded Systems [J].
Axer, Philip ;
Ernst, Rolf ;
Falk, Heiko ;
Girault, Alain ;
Grund, Daniel ;
Guan, Nan ;
Jonsson, Bengt ;
Marwedel, Peter ;
Reineke, Jan ;
Rochange, Christine ;
Sebastian, Maurice ;
Von Hanxleden, Reinhard ;
Wilhelm, Reinhard ;
Yi, Wang .
ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2014, 13 (04)
[4]   RISPP: Rotatina instruction set processing platform [J].
Bauer, Lars ;
Shafique, Muhammad ;
Kramer, Simon ;
Henkel, Joerg .
2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, :791-+
[5]   A COMPUTATION- AND COMMUNICATION- INFRASTRUCTURE FOR MODULAR SPECIAL INSTRUCTIONS IN A DYNAMICALLY RECONFIGURABLE PROCESSOR [J].
Bauer, Lars ;
Shafique, Muhammad ;
Henkel, Joerg .
2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, :203-208
[6]  
Cong J, 2013, I SYMPOS LOW POWER E, P305, DOI 10.1109/ISLPED.2013.6629314
[7]  
Cousot P, 1977, POPL, P238, DOI [DOI 10.1145/512950.512973, 10.1145/512950.512973]
[8]  
Dales M, 2003, DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, P980
[9]  
Dittmann Florian., 2007, DESIGN AUTOMATION TE, P1
[10]   The case for the precision timed (PRET) machine [J].
Edwards, Stephen A. ;
Lee, Edward A. .
2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, :264-+