Simulation and generation of IDDQ tests for bridging faults in combinational circuits

被引:11
|
作者
Chakravarty, S
Thadikaran, PJ
机构
[1] Department of Computer Science, State University of New York at Buffalo, 226 Bell Hall, Buffalo
基金
美国国家科学基金会;
关键词
bridging faults; fault simulation; IDDQ testing; test generation;
D O I
10.1109/12.543707
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In the absence of information about the layout, test generation, and fault simulation systems must target all bridging faults. A novel algorithm, that is both time and space efficient, for simulating I-DDQ Tests for all two-line bridging faults in combinational circuits is presented. Simulation results using randomly generated test sets point to the computational feasibility of targeting all two-line bridging faults. On a more theoretical note, we show that: The problem of computing I-DDQ tests for all two-line bridging faults, even in some restricted classes of circuits, is intractable; and, even under some pessimistic assumptions, a complete I-DDQ test set for all two-line bridging faults also covers all multiple line, single cluster bridging faults.
引用
收藏
页码:1131 / 1140
页数:10
相关论文
共 50 条