UPM-NoC: Learning Based Framework to Predict Performance Parameters of Mesh Architecture in On-Chip Networks

被引:0
作者
Kumar, Anil [1 ]
Talawar, Basavaraj [1 ]
机构
[1] Natl Inst Technol Karnataka, Syst Parallelizat & Architecture Res Lab SPARK La, Dept Comp Sci & Engn, Mangalore, India
来源
INTELLIGENT COMPUTING TECHNIQUES FOR SMART ENERGY SYSTEMS | 2020年 / 607卷
关键词
Network-on-Chip; Machine Learning; Support Vector Regression; Booksim; Performance; Latency; Hop count; Traffic pattern;
D O I
10.1007/978-981-15-0214-9_75
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Conventional Bus-based On-Chips are replaced by Packet-switched Network-on-Chip (NoC) as a large number of cores are contained on a single chip. Cycle accurate NoC simulators are essential tools in the earlier stages of design. Simulators which are cycle accurate performs gradually as the architecture size of NoC increases. NoC architectures need to be validated against discrete synthetic traffic patterns. The overall performance of NoC architecture depends on performance parameters like network latency, packet latency, flit latency, and hop count. Hence we propose a Unified Performance Model (UPM) to deliver precise measurements of NoC performance parameters. This framework is modeled using distinct Machine Learning (ML) regression algorithms to predict performance parameters of NoCs considering different synthetic traffic patterns. The UPM framework can be used to analyze the performance parameters of Mesh NoC architecture. Results obtained were compared against the widely used cycle accurate Booksim simulator. Experiments were conducted by varying topology size from 2x2 to 50x50 with different virtual channels, traffic patterns, and injection rates. The framework showed an approximate prediction error of 5% to 6% and overall minimum speedup of 3000x to 3500x.
引用
收藏
页码:723 / 733
页数:11
相关论文
共 16 条
[1]  
[Anonymous], 2000, J. of Mach. Lear. Res
[2]  
Catania V, 2015, IEEE INT CONF ASAP, P162, DOI 10.1109/ASAP.2015.7245728
[3]  
Das S, 2015, ICCAD-IEEE ACM INT, P705, DOI 10.1109/ICCAD.2015.7372639
[4]   PI guaranteed cost controller with feedforward compensation for the PWM voltage-source converters [J].
Ebrahim, Osama S. ;
Jain, Praveen K. ;
Nishith, Goel .
INTELEC 07 - 29TH INTERNATIONAL TELECOMMUNICATIONS ENERGY CONFERENCE, VOLS 1 AND 2, 2007, :16-+
[5]   Ensuring respect for human rights in employment [J].
Friedman, S .
INDUSTRIAL RELATIONS RESEARCH ASSOCIATION SERIES, PROCEEDINGS, 2001, :1-13
[6]  
Jiang N., 2013, 2013 IEEE INT S PERF, P86
[7]   An Analytical Latency Model for Networks-on-Chip [J].
Kiasari, Abbas Eslami ;
Lu, Zhonghai ;
Jantsch, Axel .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (01) :113-123
[8]  
Kumar A, 2018, INT CONF CONTEMP, P119
[9]  
Najmi V, 2012, 2012 IEEE INTERNATIONAL CONFERENCE ON POWER AND ENERGY (PECON), P18, DOI 10.1109/PECon.2012.6450204
[10]   SICOSYS: An integrated framework for studying interconnection network performance in multiprocessor systems [J].
Puente, V ;
Gregorio, JA ;
Beivide, R .
10TH EUROMICRO WORKSHOP ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, PROCEEDINGS, 2002, :15-22