Design for Testability of Sleep Convention Logic

被引:5
作者
Parsan, Farhad A. [1 ]
Smith, Scott C. [2 ]
Al-Assadi, Waleed K. [3 ]
机构
[1] Univ Arkansas, Dept Elect Engn, Fayetteville, AR 72701 USA
[2] N Dakota State Univ, Dept Elect & Comp Engn, Fargo, ND 58108 USA
[3] Univ S Alabama, Dept Elect & Comp Engn, Mobile, AL 36688 USA
关键词
Design for testability (DFT); multithreshold NULL convention logic (MTNCL); NULL convention logic (NCL); sleep convention logic (SCL); ASYNCHRONOUS CIRCUIT-DESIGN; TECHNOLOGY; AUTOMATION;
D O I
10.1109/TVLSI.2015.2419816
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Testability is a major concern in industry for today's complex system-on-chip design. Design-for-testability (DFT) techniques are essential for any logic style, including asynchronous logic styles in order to reduce the test cost. Sleep convention logic (SCL) is a new promising asynchronous logic style that is based on the more well-known asynchronous logic style NULL convention logic (NCL). In contrast to the NCL, there are currently no design for testability methodologies existing for the SCL. The aim of this paper is to analyze the various faults within SCL pipelines and propose a scan-based DFT methodology to make the SCL testable. The proposed DFT methodology is then validated through a number of experiments, showing that the methodology provides a high test coverage (>99%). The complete DFT methodology as well as the scan chain and scan cell design are presented.
引用
收藏
页码:743 / 753
页数:11
相关论文
共 31 条
  • [1] Design for Test of Asynchronous NULL Convention Logic (NCL) Circuits
    Al-Assadi, Waleed K.
    Kakarla, Sindhu
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2009, 25 (01): : 117 - 126
  • [2] [Anonymous], ESSENTIALS ELECT TES
  • [3] Multi-Threshold Asynchronous Circuit Design for Ultra-Low Power
    Bailey, Andrew
    Al Zahrani, Ahmad
    Fu, Guoyuan
    Di, Jia
    Smith, Scott
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2008, 4 (03) : 337 - 348
  • [4] Beerel P. A., 2010, A Designer's Guide to Asynchronous VLSI
  • [5] Di J., 2011, U.S. Patent, Patent No. [7,977,972 B2, 7977972]
  • [6] Di J., 2012, US Pat., Patent No. [8,207,758, 8207758]
  • [7] Eichelberger E.B., 1977, P DAC, P462
  • [8] Fant K. M., 2005, LOGICALLY DETERMINED
  • [9] NULL Convention Logic(TM): A complete and consistent logic for asynchronous digital circuit synthesis
    Fant, KM
    Brandt, SA
    [J]. INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS 1996, PROCEEDINGS, 1996, : 261 - 273
  • [10] Technology mapping and cell merger for asynchronous threshold networks
    Jeong, Cheoljoo
    Nowick, Steven M.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (04) : 659 - 672