Adiabatic logic-based strong ARM comparator for ultra-low power applications

被引:2
|
作者
Kumar, Dinesh [1 ]
Kumar, Manoj [1 ]
机构
[1] GGSIP Univ, USIC&T, New Delhi, India
关键词
Comparator circuits - Computation theory - Printed circuit boards - Computer circuits - Electric losses - Comparators (optical) - VLSI circuits - Integrated circuit design;
D O I
10.1007/s00542-020-05196-8
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the field of low power VLSI, the charge recovery property of adiabatic logic has been liked by the VLSI researchers. And this stimulates the research of various charge recovery techniques for low power computation. The applications of adiabatic logic in digital circuits are well understood, whereas mixed signals and analog circuits are yet to be explored. In this work, the author presents a wave shaping diode-based adiabatic logic (WSDAL) driven strong ARM comparator. The proposed ARM comparator consumes a power of 0.46 mu W as compared to 14.41 mu W and 8.77 mu W as that of traditional strong ARM and adiabatic driven strong ARM, respectively. The reduction in power dissipation is achieved by three ways, (1) the proposed design consists of WSDAL based invertor for SR latch inputs that reduces the power dissipation up to a great extent by charge recycling through PCb (power clock bar). (2) The magnitude of PCb is half as that of PC (power clock), which reduces the node voltage difference and ultimately reduces the power dissipation, (3) the leakage and short circuit components of current get reduced utilizing PC as a sinusoidal supply. The proposed design also shows better thermal stability with varying temperature conditions.
引用
收藏
页码:929 / 936
页数:8
相关论文
共 50 条
  • [21] Scaled accumulation FETS for ultra-low power logic
    Murali, R
    Austin, BL
    Wang, LH
    Meindl, JD
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 371 - 375
  • [22] Design of low power two bit magnitude comparator using adiabatic logic
    Kumar, Dinesh
    Kumar, Manoj
    2016 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2016, : 247 - 252
  • [23] Ultra-low power digital subthreshold logic circuits
    Soeleman, Hendrawan
    Roy, Kaushik
    Proceedings of the International Symposium on Low Power Electronics and Design, Digest of Technical Papers, 1999, : 94 - 96
  • [24] Design and Analysis of a Power-Efficient Dynamic Comparator with an Improved Transconductance in Ultra-low Power SAR ADC Applications
    Moghadam, Zahra Mehrabi
    Salehi, Mohammad Reza
    Nashta, Salman Roudgar
    Abiri, Ebrahim
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (12) : 7498 - 7520
  • [25] Design and Analysis of Ultra-Low Power Adiabatic Computational Subsystem Based on Symmetric Stacking
    Ravali, Palakurthi
    Panda, Purbasha
    Rao, Madhav
    2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,
  • [26] A Novel Efficient Adiabatic Logic Design for Ultra Low Power
    Agrawal, Akash
    Gupta, Tarun Kumar
    Dadoria, Ajay Kumar
    Kumar, Deepak
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ICT IN BUSINESS INDUSTRY & GOVERNMENT (ICTBIG), 2016,
  • [27] Implementation of 3t Dram using Adiabatic Logic for Ultra Low Power Applications
    Indhumathi, G.
    Arunmani, G.
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2016, : 16 - 20
  • [28] An ultra-low power multiplier using multi-valued adiabatic logic in 65 nm CMOS process
    Zhang Yuejun
    Ding Dailu
    Pan Zhao
    Wang Pengjun
    Yu Qiaoyan
    MICROELECTRONICS JOURNAL, 2018, 78 : 26 - 34
  • [29] Low power adiabatic logic based on FinFETs
    Nan Liao
    XiaoXin Cui
    Kai Liao
    KaiSheng Ma
    Di Wu
    Wei Wei
    Rui Li
    DunShan Yu
    Science China Information Sciences, 2014, 57 : 1 - 13
  • [30] Low power adiabatic logic based on FinFETs
    LIAO Nan
    CUI XiaoXin
    LIAO Kai
    MA KaiSheng
    WU Di
    WEI Wei
    LI Rui
    YU DunShan
    Science China(Information Sciences), 2014, 57 (02) : 194 - 206