Adiabatic logic-based strong ARM comparator for ultra-low power applications

被引:2
|
作者
Kumar, Dinesh [1 ]
Kumar, Manoj [1 ]
机构
[1] GGSIP Univ, USIC&T, New Delhi, India
关键词
Comparator circuits - Computation theory - Printed circuit boards - Computer circuits - Electric losses - Comparators (optical) - VLSI circuits - Integrated circuit design;
D O I
10.1007/s00542-020-05196-8
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the field of low power VLSI, the charge recovery property of adiabatic logic has been liked by the VLSI researchers. And this stimulates the research of various charge recovery techniques for low power computation. The applications of adiabatic logic in digital circuits are well understood, whereas mixed signals and analog circuits are yet to be explored. In this work, the author presents a wave shaping diode-based adiabatic logic (WSDAL) driven strong ARM comparator. The proposed ARM comparator consumes a power of 0.46 mu W as compared to 14.41 mu W and 8.77 mu W as that of traditional strong ARM and adiabatic driven strong ARM, respectively. The reduction in power dissipation is achieved by three ways, (1) the proposed design consists of WSDAL based invertor for SR latch inputs that reduces the power dissipation up to a great extent by charge recycling through PCb (power clock bar). (2) The magnitude of PCb is half as that of PC (power clock), which reduces the node voltage difference and ultimately reduces the power dissipation, (3) the leakage and short circuit components of current get reduced utilizing PC as a sinusoidal supply. The proposed design also shows better thermal stability with varying temperature conditions.
引用
收藏
页码:929 / 936
页数:8
相关论文
共 50 条
  • [1] Adiabatic logic-based strong ARM comparator for ultra-low power applications
    Dinesh Kumar
    Manoj Kumar
    Microsystem Technologies, 2022, 28 : 929 - 936
  • [2] Adiabatic logic based circuit optimization for ultra low power applications
    Sharma, Manoj
    JOURNAL OF INFORMATION & OPTIMIZATION SCIENCES, 2020, 41 (01): : 85 - 98
  • [3] Sequential Adiabatic Logic for Ultra Low Power Applications
    Samanta, Samik
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 821 - 824
  • [4] Ultra-low Power Current Comparator*
    Perumalla, Subrahmanyam
    Mandal, Pradip
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [5] Design of FinFET-based Energy Efficient Pass-Transistor Adiabatic Logic for ultra-low power applications
    Bhuvana, B. P.
    Bhaaskaran, V. S. Kanchana
    MICROELECTRONICS JOURNAL, 2019, 92
  • [6] Ultra low power circuit design based on Adiabatic Logic
    Sun, Chi-Chia
    Wang, Cheng-Chih
    Sheu, Ming-Hwa
    2014 TENTH INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING (IIH-MSP 2014), 2014, : 317 - 320
  • [7] Design and analysis of a logic model for ultra-low power near threshold adiabatic computing
    Chandal, Manash
    Mal, Sandipta
    Mondal, Akash
    Sarkar, Chandan Kumar
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (04) : 439 - 446
  • [8] Advanced CMOS technologies for ultra-low power logic and AI applications
    Takagi, Shinichi
    Toprasertpong, Kasidit
    Kato, Kimihiko
    Sumita, Kei
    Nako, Eishin
    Nakane, Ryosho
    Jo, Kwang-won
    Takenaka, Mitsuru
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [9] Double gate MOSFET subthreshold logic for ultra-low power applications
    Kim, JJ
    Roy, K
    2003 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2003, : 97 - 98
  • [10] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    Liao Kai
    Cui XiaoXin
    Liao Nan
    Ma KaiSheng
    Wu Di
    Wei Wei
    Li Rui
    Yu DunShan
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (04) : 1 - 13