Advanced Modeling and Accurate Characterization of a 16 Gb/s Memory Interface

被引:15
作者
Beyene, Wendemagegnehu T. [1 ]
Madden, Chris [1 ]
Chun, Jung-Hoon [1 ]
Lee, Haechang [1 ]
Frans, Yohan [1 ]
Leibowitz, Brian [1 ]
Chang, Ken [1 ]
Kim, Namhoon [1 ]
Wu, Ting [1 ]
Yip, Gary [1 ]
Perego, Rich [1 ]
机构
[1] Rambus Inc, Los Altos, CA 94022 USA
来源
IEEE TRANSACTIONS ON ADVANCED PACKAGING | 2009年 / 32卷 / 02期
关键词
Asymmetric interface; bit-error-rate (BER); de-embedding; high-speed link; memory interface; multi-gigahertz system; SIMULATION; DESIGN;
D O I
10.1109/TADVP.2009.2018460
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
As the input/output (I/O) data rate increases to several gigabits per second, determining the, performance of high-speed interfaces using conventional simulation and measurement techniques is becoming very challenging. The models of the interconnects have to be broadband and accurate to represent high frequency and second-order effects such as frequency dependence of dielectric losses and surface roughness. The large and small signal behaviors of the transmitter and receiver circuitries have to be correctly represented in link analysis. In addition, the system simulation needs to properly capture the interactions between the circuits and interconnect subsystems to optimize the overall system. However, determining the values of the critical link parameters and their correlations can be complicated. Some of the key parameters are not deterministic and some cannot be observed directly. A combined modeling and measurement approach is indispensable to determine the performance of high-speed links. This paper presents the modeling and characterization techniques employed in the design and verification of a 16 Gb/s bidirectional asymmetrical memory interface. Direct frequency and time-domain methods as well as indirect techniques based on bit-error-rate testing are used to model and determine important link parameters. Complex de-embedding procedures are utilized to extract parameters from externally observed data. On-chip measurements are also used to complement off-chip instrumentation and accurately measure the true performance of the link. The modeling and characterization of prototypes are also discussed and model-to-hardware correlations are presented at component and system levels. Based on both simulation and measurement results, the behavioral model of the complete system-is constructed and statistical simulation technique is used to predict the yield and performance at low bit error rate.
引用
收藏
页码:306 / 327
页数:22
相关论文
共 54 条
[1]   Simulation of high-speed interconnects [J].
Achar, R ;
Nakhla, MS .
PROCEEDINGS OF THE IEEE, 2001, 89 (05) :693-728
[2]  
*AG TECHN, 2001, AG ADV DES SYST US G
[3]  
AHMAD B, 2001, DESIGNCON 2001 SANT
[4]  
[Anonymous], 107611999 IEEE
[5]  
*ANS, 1999, US GUID ANS HIGH FRE
[6]   Modeling and mitigation of jitter in multi-Gbps source-synchronous I/O links [J].
Balamurugan, G ;
Shanbhag, N .
21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, :254-260
[7]   System performance comparisons of coreless and standard packages for data rate beyond 20 Gbps [J].
Beyene, Wendemagegnehu T. ;
Schmitt, Ralf ;
Shi, Hao ;
Feng, June .
58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, :526-+
[8]  
Beyene WW, 2007, ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, P29
[9]   Application of artificial neural networks to statistical analysis and nonlinear modeling of high-speed interconnect systems [J].
Beyene, Wendemagegnehu T. .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (01) :166-176
[10]   Performance analysis and model-to-hardware correlation of multigigahertz parallel bus with transmit pre-emphasis equalization [J].
Beyene, WT ;
Feng, J ;
Cheng, N ;
Yuan, XC .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2005, 53 (11) :3568-3577