An embedded DRAM technology on SOI/bulk hybrid substrate formed with SEG process for high-end SOC application

被引:19
作者
Yamada, T [1 ]
Takahashi, K [1 ]
Oyamatsu, H [1 ]
Nagano, H [1 ]
Sato, T [1 ]
Mizushima, I [1 ]
Nitta, S [1 ]
Hojo, T [1 ]
Kokubun, K [1 ]
Yasumoto, K [1 ]
Matsubara, Y [1 ]
Yoshida, T [1 ]
Yamada, S [1 ]
Tsunashima, Y [1 ]
Saito, Y [1 ]
Nadahara, S [1 ]
Katsumata, Y [1 ]
Yoshimi, M [1 ]
Ishiuchi, H [1 ]
机构
[1] Toshiba Co Ltd, Semicond Co, Syst LSI Div, Isogo Ku, Yokohama, Kanagawa 2358522, Japan
来源
2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS | 2002年
关键词
D O I
10.1109/VLSIT.2002.1015413
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A highly manufacturable embedded DRAM technology in SOI (,Silicon On Insulator) has been developed for high-end SOC (System On a Chip). Partial etching of SOI/BOX (Buried OXide) layers and SEG (Selective Epitaxial Growth) process simply transform an SOI wafer into a high quality SOI/Bulk hybrid substrate wafer, which has both SOI substrate regions and bulk epitaxial Si regions. DRAM macros developed for bulk can be introduced in SOI without any modification of the design and process. resulting in stable DRAM operation freed from floating-body effects. Fabrication of 1 Mb ADMs (Array Diagnostic Monitors) on the hybrid substrate wafer with 0.18 mum embedded DRAM process has attained all-bits-functional yield of 90 %. Moreover. excellent data retention characteristics, which by no means interior to those for a bulk wafer, were obtained in SOI for the first tune. The proposed methodology is attractive for SOI SOC, where high band width with low power consumption due to DRAM-embedding as well as high-speed/low-power circuit performance of SOI logic can be enjoyed.
引用
收藏
页码:112 / 113
页数:2
相关论文
共 7 条
  • [1] Design issues and insights for low-voltage high-density SOI DRAM
    Fossum, JG
    Chiang, MH
    Houston, TW
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (05) : 1055 - 1062
  • [2] 0.25 μm merged bulk DRAM and SOI logic using patterned SOI
    Hannon, R
    Iyer, SSK
    Sadana, D
    Rice, JP
    Ho, HL
    Khan, BA
    Iyer, SS
    [J]. 2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2000, : 66 - 67
  • [3] HO HL, 2001, IEDM, P503
  • [4] Embedded DRAM technologies
    Ishiuchi, H
    Yoshida, T
    Takato, H
    Tomioka, K
    Matsuo, K
    Momose, H
    Sawada, S
    Yamazaki, K
    Maeguchi, K
    [J]. INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 33 - 36
  • [5] KOKUBUN K, 1999, S VLSI TECH, P155
  • [6] Floating-body concerns for SOI dynamic random access memory (DRAM)
    Mandelman, JA
    Barth, JE
    DeBrosse, JK
    Dennard, RH
    Kalter, HL
    Gautier, J
    Hanafi, HJ
    [J]. 1996 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS, 1996, : 136 - 137
  • [7] Morishita F, 1995, 1995 SYMPOSIUM ON VLSI TECHNOLOGY, P141, DOI 10.1109/VLSIT.1995.520897