A Reference-Less Clock and Data Recovery Circuit Using Phase-Rotating Phase-Locked Loop

被引:41
作者
Shu, Guanghua [1 ]
Saxena, Saurabh [1 ]
Choi, Woo-Seok [1 ]
Talegaonkar, Mrunmay [1 ]
Inti, Rajesh [2 ]
Elshazly, Amr [2 ]
Young, Brian [3 ]
Hanumolu, Pavan Kumar [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
[2] Intel Corp, Hillsboro, OR 97124 USA
[3] Marvell Semicond, Corvallis, OR 97333 USA
基金
美国国家科学基金会;
关键词
High speed serial link; clock and data recovery; digital CDR; jitter peaking; decouple JTRAN/ JTOL; digital phase locked loop; phase-rotating PLL; phase interpolator; reference-less FLL; DCO; supply regulator; TRANSCEIVER; PLL;
D O I
10.1109/JSSC.2013.2296152
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A reference-less half-rate digital clock and data recovery ( CDR) circuit employing a phase-rotating phase-locked loop ( PRPLL) as phase interpolator is presented. By implementing the proportional control in phase domain within the PRPLL, the proposed CDR decouples jitter transfer ( JTRAN) bandwidth from jitter tolerance ( JTOL) corner frequency, eliminates jitter peaking, and removes JTRAN dependence on bang-bang phase detector gain. Fabricated in a 90 nm CMOS process, the prototype CDR achieves error-free operation ( BER < 10(-12)) with PRBS data sequences ranging from PRBS7 to PRBS31. At 5 Gb/ s, it consumes 13.1 mW power and achieves a recovered clock long-term jitter of 5.0 ps(rms) / 44.0 ps(pp) when operating with PRBS31 input data. The measured JTRAN bandwidth is 2 MHz and JTOL corner frequency is 16 MHz. The CDR is tolerant to 110 mV of sinusoidal noise on the DCO supply voltage at the worst case noise frequency of 7 MHz. At 2.5 GHz, the PRPLL consumes 2.9 mW and achieves 134 dBc/ Hz phase noise at 1 MHz frequency offset. The differential and integral non-linearity of its digital-to-phase transfer characteristic are within +/- 0.2 LSB and +/- 0.4 LSB, respectively.
引用
收藏
页码:1036 / 1047
页数:12
相关论文
共 24 条
  • [1] [Anonymous], AWG7000 ARB WAV GEN
  • [2] Low-Power Supply-Regulation Techniques for Ring Oscillators in Phase-Locked Loops Using a Split-Tuned Architecture
    Arakali, Abhijith
    Gondi, Srikanth
    Hanumolu, Pavan Kumar
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (08) : 2169 - 2181
  • [3] A 10-gb/s 5-tap DFE/4-tap FFE transceiver in 90-nm CMOS technology
    Bulzacchelli, John F.
    Meghelli, Mounir
    Rylov, Sergey V.
    Rhee, Woogeun
    Rylyakov, Alexander V.
    Ainspan, Herschel A.
    Parker, Benjamin D.
    Beakes, Michael P.
    Chung, Aichin
    Beukema, Troy J.
    Pepejugoski, Petar K.
    Shan, Lei
    Kwark, Young H.
    Gowda, Sudhir
    Friedman, Daniel J.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) : 2885 - 2900
  • [4] A 0.4-4-Gb/s CMOS quad transceiver cell using on-chip regulated dual-loop PLLs
    Chang, KYK
    Wei, J
    Huang, C
    Li, S
    Donnelly, K
    Horowitz, M
    Li, YX
    Sidiropoulos, S
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (05) : 747 - 754
  • [5] A 12.5-Mb/s to 2.7-Gb/s continuous-rate CDR with automatic frequency acquisition and data-rate readback
    Dalton, D
    Chai, K
    Evans, E
    Ferriss, M
    Hitchcox, D
    Murray, P
    Selvanayagam, S
    Shepherd, P
    DeVito, L
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (12) : 2713 - 2725
  • [6] A sub-picosecond resolution 0.5-1.5 GHz digital-to-phase converter
    Hanumolu, Pavan Kumar
    Kratyuk, Volodymyr
    Wei, Gu-Yeon
    Moon, Un-Ku
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (02) : 414 - 424
  • [7] A wide-tracking range clock and data recovery circuit
    Hanumolu, Pavan Kumar
    Wei, Gli-Yeon
    Moon, Un-Ku
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (02) : 425 - 439
  • [8] Analysis of charge-pump phase-locked loops
    Hanumolu, PK
    Brownlee, M
    Mayaram, K
    Moon, UK
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (09) : 1665 - 1674
  • [9] A 0.5-to-2.5 Gb/s Reference-Less Half-Rate Digital CDR With Unlimited Frequency Acquisition Range and Improved Input Duty-Cycle Error Tolerance
    Inti, Rajesh
    Yin, Wenjing
    Elshazly, Amr
    Sasidhar, Naga
    Hanumolu, Pavan Kumar
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) : 3150 - 3162
  • [10] A 9.95-11.3-Gb/s XFP transceiver in 0.13-μm CMOS
    Kenney, John G.
    Dalton, Declan
    Evans, Eric
    Eskiyerli, Murat Hayri
    Hilton, Barry
    Hitchcox, Dave
    Kwok, Terence
    Mulcahy, Daniel
    McQuilkin, Chris
    Reddy, Viswabharath
    Selvanayagam, Siva
    Shepherd, Paul
    Titus, Ward S.
    DeVito, Lawrence
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) : 2901 - 2910