Normalized-Full-Scale-Referencing Digital-Domain Linearity Calibration for SAR ADC

被引:22
作者
Chang, Dong-Jin [1 ]
Kim, Wan [1 ]
Seo, Min-Jae [1 ]
Hong, Hyeok-Ki [1 ]
Ryu, Seung-Tak [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Sch Elect Engn, Daejeon 305701, South Korea
关键词
Capacitor DAC; CDAC linearity calibration; digital calibration; full-scale referring calibration; SAR ADC; time-interleaved ADC; CMOS;
D O I
10.1109/TCSI.2016.2612692
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a linearity calibration algorithm of a capacitive digital-to-analog converter (CDAC) for successive approximation register (SAR) analog-to-digital converters (ADCs) based on a normalized-full-scale of the DAC. Since the capacitor weight errors are represented as the difference between the real and ideal weights with respect to the normalized-full-scale, the calibrated digital representation of CDAC does not have gain error. A model of a 14-bit-format SAR ADC with a segmented CDAC by a bridge capacitor is simulated to demonstrate the performance of the proposed calibration algorithm. The effective number of bits (ENOB) and spurious-free dynamic range (SFDR) of the 14-bit-format ADC model are improved to 13.2 bits and 94.0 dB from 8.4 bits and 54.8 dB, respectively, at a standard deviation of a unit capacitor of 2%. The gain-error-free characteristic of the proposed linearity calibration algorithm is verified with a 2-channel time-interleaved (TI) SAR ADC model.
引用
收藏
页码:322 / 332
页数:11
相关论文
共 23 条
[1]  
Ahmad M, 2013, POWER SYSTEM STATE ESTIMATION, P1
[2]  
[Anonymous], ISSCC
[3]  
Cheng-Chung Hsu, 2007, 2007 IEEE International Solid-State Circuits Conference (IEEE Cat. No.07CH37858), P464
[4]  
Ding M, 2015, ISSCC DIG TECH PAP I, V58, P460
[5]  
Doris K., 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P180, DOI 10.1109/ISSCC.2011.5746272
[6]   Merged capacitor switching based SAR ADC with highest switching energy-efficiency [J].
Hariprasath, V. ;
Guerber, J. ;
Lee, S. -H. ;
Moon, U. -K. .
ELECTRONICS LETTERS, 2010, 46 (09) :620-U35
[7]   A 26 μW 8 bit 10 MS/s Asynchronous SAR ADC for Low Energy Radios [J].
Harpe, Pieter J. A. ;
Zhou, Cui ;
Bi, Yu ;
van der Meijs, Nick P. ;
Wang, Xiaoyan ;
Philips, Kathleen ;
Dolmans, Guido ;
de Groot, Harmke .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (07) :1585-1595
[8]  
Hong HK, 2015, ISSCC DIG TECH PAP I, V58, P470
[9]   A 14b 80 MS/s SAR ADC With 73.6 dB SNDR in 65 nm CMOS [J].
Kapusta, Ron ;
Shen, Junhua ;
Decker, Steven ;
Li, Hongxing ;
Ibaragi, Eitake ;
Zhu, Haiyang .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (12) :3059-3066
[10]   A 0.6 V 12 b 10 MS/s Low-Noise Asynchronous SAR-Assisted Time-Interleaved SAR (SATI- SAR) ADC [J].
Kim, Wan ;
Hong, Hyeok-Ki ;
Roh, Yi-Ju ;
Kang, Hyun-Wook ;
Hwang, Sun-Il ;
Jo, Dong-Shin ;
Chang, Dong-Jin ;
Seo, Min-Jae ;
Ryu, Seung-Tak .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (08) :1826-1839