Towards the hierarchical design of multilayer QCA logic circuit

被引:42
作者
Sen, Bibhash [1 ]
Nag, Anirban [2 ]
De, Asmit [1 ]
Sikdar, Biplab K. [3 ]
机构
[1] Natl Inst Technol, Dept Comp Sci & Engn, Durgapur, India
[2] Univ Utah, Sch Comp, Utah, UT 84102 USA
[3] Indian Inst Engn Sci & Technol, Dept Comp Sci & Technol, Sibpur, India
关键词
Quantum-dot Cellular Automata; Multiplexer; Radius of effect; Multilayer design; Hierarchical design; DOT CELLULAR-AUTOMATA; ADDER; IMPLEMENTATION;
D O I
10.1016/j.jocs.2015.09.010
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
As a potential alternative to CMOS technology, Quantum-dot Cellular Automata (QCA) promises efficient digital design with high device density and low power dissipation in the future. This work targets the development of multi-layered architecture in the QCA framework with the goal to build an efficient methodology for QCA based digital logic design. A strategy for modelling, digital devices around QCA multiplexer is framed, which directs to the conception of complex digital circuits with high device density and low latency (i.e., more quick functioning). The proposed multilayer design also points to inherent aspects of radius of effect of QCA cells and the layer spacing in multilayer architecture. Minimum clock zone (2 clock) with high compaction (0.01 mu m(2)) is achieved for the multiplexer designed in QCA framework. A heuristic approach to synthesize multilayer synchronized QCA logic circuit is also proposed. Experimental results illustrate significant improvements in design level in terms of circuit area, cell count and clock over that of conventional design approaches. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:233 / 244
页数:12
相关论文
共 50 条
[41]   QCAPro - An Error-Power Estimation Tool for QCA Circuit Design [J].
Srivastava, Saket ;
Asthana, Arjun ;
Bhanja, Sanjukta ;
Sarkar, Sudeep .
2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, :2377-2380
[42]   Memristive Digital Logic Circuit Design [J].
Wang Xiaoyuan ;
Jin Chenxi ;
Zhou Pengfei .
JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2020, 42 (04) :851-861
[43]   Design and simulation of a new QCA-based low-power universal gate [J].
Sadrarhami, Hamidreza ;
Zanjani, S. Mohammadali ;
Dolatshahi, Mehdi ;
Barekatain, Behrang .
FRONTIERS IN COMPUTER SCIENCE, 2024, 6
[44]   QCA Systolic Array Design [J].
Lu, Liang ;
Liu, Weiqiang ;
O'Neill, Maire ;
Swartzlander, Earl E., Jr. .
IEEE TRANSACTIONS ON COMPUTERS, 2013, 62 (03) :548-560
[45]   Modular design of QCA carry flow adders and multiplier with reduced wire crossing and number of logic gates [J].
Zhang, Yongqiang ;
Lv, Hongjun ;
Du, Huakun ;
Huang, Cheng ;
Liu, Shuai ;
Xie, Guangjun .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2016, 44 (07) :1351-1366
[46]   Design of adder and subtractor circuits in majority logic-based field-coupled QCA nanocomputing [J].
Labrado, C. ;
Thapliyal, H. .
ELECTRONICS LETTERS, 2016, 52 (06) :464-465
[47]   A new design for programmable logic array based on QCA-based nanotechnology [J].
Ru-Jia Wang ;
Yi-Peng Xu ;
She, Chen ;
Nasution, Mahyuddin .
OPTIK, 2022, 253
[48]   Towards Multilayer QCA SISO Shift Register Based on Efficient D-FF Circuits [J].
Mojtaba Niknezhad Divshali ;
Abdalhossein Rezai ;
Asghar Karimi .
International Journal of Theoretical Physics, 2018, 57 :3326-3339
[49]   DESIGN OF EFFICIENT COPLANAR 1-BIT COMPARATOR CIRCUIT IN QCA TECHNOLOGY [J].
Shiri, Ahmadreza ;
Rezai, Abdalhossein ;
Mahmoodian, Hamid .
FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2019, 32 (01) :119-128
[50]   Design and Analysis of Ultra-Low Power QCA Parity Generator Circuit [J].
Sasamal, Trailokya Nath ;
Singh, Ashutosh Kumar ;
Ghanekar, Umesh .
ADVANCES IN POWER SYSTEMS AND ENERGY MANAGEMENT, 2018, 436